

# **Spartan-3A LVDS Demonstration**

A Reference Design for Spartan<sup>™</sup>-3A Starter kit

Rev 1: June 2007



#### **LVDS** Demonstration

This demo shows how the Spartan-3A starter kit uses the ChipScope<sup>™</sup> debugger to help check the high speed LVDS performance using low cost connectors (J2, J15).

While the design does NOT show the maximum achievable performance, the designer will get a very good idea of the performance and can see how to better understand the DCM operation and debugging without using extensive oscilloscope setups.

#### **Highlighted features**

- XAPP485 LVDS Receiver that deserializes LVDS for FPD applications
- XAPP486 LVDS Transmitter that serializes LVDS for FPD applications
- DCM
  - Clock synchronization is always critical in any high speed design. Even at the 600 Mbps data rates
    used by displays, balancing the routing delays within the device becomes an important factor. For the
    LVDS design the DCM is used to both synchronize incoming data as well as create the multiplied
    clock rates required for displays.
  - Additional features of the DCM are used to better understand the skew and approximate data eye size.
- ChipScope Debugging high speed data
- VIO Used to control demo using ChipScope



## LVDS Design Block Diagram



One of five different data patterns are generated by the Pattern Generator block. The data is then serialized using the 7-to-1 LVDS Tx block (XAPP486) and sent over a low cost twisted pair cable (not included).

The data is received and de-serialized using the LVDS deserializer (XAPP485). An equivalent pattern generator is then synchronized to the incoming data to check to ensure the data has been received correctly.

The number of pattern errors are tracked by flags within the design so that the design can determine which channel is failing. To see what data is transmitted and received the designer can use the supplied ChipScope project.

The parallel 100 ohm termination resistors that are required for LVDS receivers use the on-chip termination, DIFF\_TERM.



## **LVDS For Displays**

 The design is set up to match commonly found display devices using LVDS. Further modifications may be easily made in the design files as discussed in XAPP485/486.









If using differential inputs, set the DIFF\_TERM=TRUE constraint. There are no external termination resistors provided on the board.

责

29 080

-3-3-10 CB 2 - 2

\* ( \_\_\_ RCK+

INST <I/O\_BUFFER\_INSTANTIATION\_NAME> DIFF\_TERM = "TRUE" ;

RCK-



### **Pattern Generator Controls**

- The pattern generator has been set up to send one of several different patterns
- The VIO interface within the Chipscope Pro Analyzer allows the user to select the data pattern
- Initialization values are used to synchronize the receive and transmit pattern generators
- To fully stress the system, random noise (PRBS16) is best used to send both short and long pulses. Additionally toggle patterns and counters are useful during debugging and for helping determine how the errors occur.





#### **Test Pattern**

- PRBS16 Eye diagram
- 16 bit counters
  35 bits by concatenating
  Cnt[2:0] & Cnt[15:0] & Cnt[15:0]
- Toggling 1 –! 35'h7FFFFFFF
- Toggling 2! 35′h0F0F0F0F0
- Fixed35`h555555555





## LVDS Demo Setup

- 4) Using the provided files the device can now be:
  - Configured with JTAG
  - Programmed into Platform Flash
  - Programmed into the SPI Flash
- 5) Power up the board and open ChipScope
- 6) Open the ChipScope project
- 7) Using the icon, open the JTAG cable





#### **Using ChipScope Pro**

ChipScope<sup>™</sup> Pro can insert logic analyzers, bus analyzers, and Virtual I/O software cores allowing the designer to view any internal signals. Captured signals can then be analyzed with ChipScope Pro Logic Analyzer.

- Control by VIO (Real time)
   Asynchronous reset (Async\_RST)
   Phase shift control of DCM (ps\_inc/ps\_dec)
   Select test mode of pattern generator (m\_sel)
- Capture by VIO (Real time)
   LOCKED signal of DCM (int\_dcm\_locked\_rx)
   Phase shift amount of DCM of receiver side (s\_cnt)
   Compare received data (OK\_NG)
- Capture by ILA (Triggered)
   35 bit data on the receiver side
   Initialize pulse from the Initial Pattern Detector
   35 bit data from the Pattern Generator on the receiver side
   Compare results





#### **ChipScope Pro Description**

- · Async reset for all circuit
- Phase Shift Value of DCM
- Phase Shift Value Increment Button
- Phase Shift Value Decrement Button
- Test Pattern Select Window
- All Signal Receive Correctly = Green
- Txdata(0) Receive Correctly = Green
- Txdata(1) Receive Correctly = Green
- Txdata(2) Receive Correctly = Green
- Txdata(3) Receive Correctly = Green
- LOCKED signal of DCM





#### **Using ChipScope Pro**



