| ıEn          | E paper IC Specifications | SPEC NO |  |
|--------------|---------------------------|---------|--|
| Good Display | IL3820                    | REV NO  |  |

# **Good Display Specifications**

Prepared: AiMing Wei

Checked: YongCheng Jian

Approved: Boris Ren Issue Date: 2016.4.7



# Dalian Good Display Co., Ltd.

No.17 Gonghua Street, Shahekou District, Dalian 116021 China Tel: +86-411-84619565 Fax: +86-411-84619585

> E-mail: info@good-display.com Website: www.good-display.com



# **CONTENTS**

| 1                                                                        | GENERAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           | 5                                |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 2                                                                        | FEATURES                                                                                                                                                                                                                                                                                                                                                                                      | 5                                |
| 3                                                                        | ORDERING INFORMATION                                                                                                                                                                                                                                                                                                                                                                          | 6                                |
| 4                                                                        | BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                 | 6                                |
| 5                                                                        | PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                               | 7                                |
|                                                                          | FUNCTIONAL BLOCK DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                  |                                  |
| 6.1                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| _                                                                        | 6.1.1 MCU Interface selection                                                                                                                                                                                                                                                                                                                                                                 |                                  |
|                                                                          | 6.1.2 MCU 6800-series Parallel Interface                                                                                                                                                                                                                                                                                                                                                      |                                  |
|                                                                          | 6.1.3 MCU 8080-series Parallel Interface                                                                                                                                                                                                                                                                                                                                                      |                                  |
|                                                                          | 6.1.4 MCU Serial Peripheral Interface (4-wire SPI)                                                                                                                                                                                                                                                                                                                                            |                                  |
| 6.2                                                                      | 6.1.5 MCU Serial Peripheral Interface (3-wire SPI)2                                                                                                                                                                                                                                                                                                                                           |                                  |
| 6.3                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 6.4                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 6.5                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 6.6                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 6.7                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               | _                                |
| 6.8                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 6.9                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 6.1                                                                      | 6.9.1 Temperature Searching Mechanism                                                                                                                                                                                                                                                                                                                                                         |                                  |
| 6.1                                                                      |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
|                                                                          |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
|                                                                          | COMMAND TABLE                                                                                                                                                                                                                                                                                                                                                                                 |                                  |
| 8                                                                        | COMMAND DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           | 37                               |
| 8.1                                                                      | 1 Driver Output Control (01h)                                                                                                                                                                                                                                                                                                                                                                 | 37                               |
| ο.                                                                       |                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 8.2                                                                      | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 39                               |
| 8.2<br>8.3                                                               | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 39<br>40                         |
| 8.2<br>8.3<br>8.4                                                        | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 39<br>40<br>41                   |
| 8.2<br>8.3<br>8.4<br>8.5                                                 | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 39<br>40<br>41                   |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6                                          | GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                                | 39<br>41<br>41                   |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6                                          | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 39<br>41<br>41                   |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br><b>9</b>                              | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 3941414141                       |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9                                     | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H) 4 SET RAM X - ADDRESS START / END POSITION (44H) 5 SET RAM Y - ADDRESS START / END POSITION (45H) 6 SET RAM ADDRESS COUNTER (4EH-4FH)  TYPICAL OPERATING SEQUENCE 1 NORMAL DISPLAY 2 VCOM OTP PROGRAM                                                                                                                        | 39<br>40<br>41<br>41<br>42<br>42 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9.1<br>9.2<br>9.3                     | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H) 4 SET RAM X - ADDRESS START / END POSITION (44H). 5 SET RAM Y - ADDRESS START / END POSITION (45H). 6 SET RAM ADDRESS COUNTER (4EH-4FH).  TYPICAL OPERATING SEQUENCE. 1 NORMAL DISPLAY. 2 VCOM OTP PROGRAM. 3 WS OTP PROGRAM.                                                                                                | 39<br>41<br>41<br>42<br>42<br>43 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9                                     | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H) 4 SET RAM X - ADDRESS START / END POSITION (44H) 5 SET RAM Y - ADDRESS START / END POSITION (45H) 6 SET RAM ADDRESS COUNTER (4EH-4FH)  TYPICAL OPERATING SEQUENCE 1 NORMAL DISPLAY 2 VCOM OTP PROGRAM                                                                                                                        | 39<br>41<br>41<br>42<br>42<br>43 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9.1<br>9.2<br>9.3                     | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H) 4 SET RAM X - ADDRESS START / END POSITION (44H). 5 SET RAM Y - ADDRESS START / END POSITION (45H). 6 SET RAM ADDRESS COUNTER (4EH-4FH).  TYPICAL OPERATING SEQUENCE. 1 NORMAL DISPLAY. 2 VCOM OTP PROGRAM. 3 WS OTP PROGRAM.                                                                                                | 394141424243                     |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9<br>9.1<br>9.2<br>9.3                | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H) 4 SET RAM X - ADDRESS START / END POSITION (44H) 5 SET RAM Y - ADDRESS START / END POSITION (45H) 6 SET RAM ADDRESS COUNTER (4EH-4FH)  TYPICAL OPERATING SEQUENCE 1 NORMAL DISPLAY 2 VCOM OTP PROGRAM 3 WS OTP PROGRAM  MAXIMUM RATINGS  ELECTRICAL CHARACTERISTICS                                                          | 3941414242434445                 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11       | 2 GATE SCAN START POSITION (OFH) 3 DATA ENTRY MODE SETTING (11H). 4 SET RAM X - ADDRESS START / END POSITION (44H). 5 SET RAM Y - ADDRESS START / END POSITION (45H). 6 SET RAM ADDRESS COUNTER (4EH-4FH).  TYPICAL OPERATING SEQUENCE. 1 NORMAL DISPLAY. 2 VCOM OTP PROGRAM. 3 WS OTP PROGRAM. WS OTP PROGRAM.  MAXIMUM RATINGS.  ELECTRICAL CHARACTERISTICS.  AC CHARACTERISTICS.           | 394142424445                     |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11<br>12 | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H) 4 SET RAM X - ADDRESS START / END POSITION (44H) 5 SET RAM Y - ADDRESS START / END POSITION (45H) 6 SET RAM ADDRESS COUNTER (4EH-4FH)  TYPICAL OPERATING SEQUENCE 1 NORMAL DISPLAY 2 VCOM OTP PROGRAM 3 WS OTP PROGRAM  MAXIMUM RATINGS  ELECTRICAL CHARACTERISTICS AC CHARACTERISTICS 2.1 OSCILLATOR FREQUENCY              | 394141424243444546               |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11<br>12 | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H)                                                                                                                                                                                                                                                                                                                              | 394141424344454648               |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11<br>12 | 2 GATE SCAN START POSITION (0FH) 3 DATA ENTRY MODE SETTING (11H). 4 SET RAM X - ADDRESS START / END POSITION (44H). 5 SET RAM Y - ADDRESS START / END POSITION (45H). 6 SET RAM ADDRESS COUNTER (4EH-4FH).  TYPICAL OPERATING SEQUENCE. 1 NORMAL DISPLAY. 2 VCOM OTP PROGRAM. 3 WS OTP PROGRAM.  MAXIMUM RATINGS.  ELECTRICAL CHARACTERISTICS.  AC CHARACTERISTICS.  2.1 OSCILLATOR FREQUENCY | 394141424244454648               |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11<br>12 | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 394141424244454849               |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11<br>12 | 2 GATE SCAN START POSITION (0FH)                                                                                                                                                                                                                                                                                                                                                              | 39414142434546484950             |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>9 9.1<br>9.2<br>9.3<br>10<br>11<br>12 | GATE SCAN START POSITION (0FH)  DATA ENTRY MODE SETTING (11H)                                                                                                                                                                                                                                                                                                                                 | 39414142434546484950             |





#### TARI ES

| TABLE 3-1 : ORDERING INFORMATION                                       |     |
|------------------------------------------------------------------------|-----|
| Table 5-1: MCU interface selection                                     |     |
| Table 6-1: MCU INTERFACE SELECTION BY BSO AND BS1                      | 11  |
| Table 6-2: MCU INTERFACE ASSIGNMENT UNDER DIFFERENT BUS INTERFACE MODE | 11  |
| Table 6-3: Control pins of 6800 interface                              |     |
| Table 6-4: Control pins of 8080 interface (Form 1)                     |     |
| Table 6-5 : Control pins of 8080 interface (Form 2)                    |     |
| Table 6-6 : Control pins of 4-wire Serial Peripheral interface         | 15  |
| Table 6-7: Control pins of 3-wire Serial Peripheral interface          | 16  |
| Table 6-8: RAM address map                                             | 17  |
| Table 7-1: Command Table                                               | 25  |
| Table 10-1: Maximum Ratings                                            | 45  |
| Table 11-1: DC Characteristics                                         | 46  |
| Table 11-2: Regulators Characteristics                                 | 47  |
| Table 12-1: Oscillator Frequency                                       | 48  |
| Table 12-2: 6800-Series MCU Parallel Interface Timing Characteristics  | 49  |
| Table 12-3: MCU 8080-Series Parallel Interface Timing Characteristics  | 50  |
| Table 12-4: Serial Peripheral Interface Timing Characteristics         | 51  |
| Table 13-1 : Reference Component Value                                 | 54  |
| FIGURES                                                                |     |
| FIGURE 4-1 : IL3820BLOCK DIAGRAM                                       | 6   |
| FIGURE 6-1: DATA READ BACK PROCEDURE - INSERTION OF DUMMY READ         |     |
| FIGURE 6-2: EXAMPLE OF WRITE PROCEDURE IN 8080 PARALLEL INTERFACE MODE |     |
| FIGURE 6-3: EXAMPLE OF READ PROCEDURE IN 8080 PARALLEL INTERFACE MODE  |     |
| FIGURE 6-4: DISPLAY DATA READ BACK PROCEDURE - INSERTION OF DUMMY READ | 14  |
| FIGURE 6-5: WRITE PROCEDURE IN 4-WIRE SERIAL PERIPHERAL INTERFACE MODE | 15  |
| FIGURE 6-6: WRITE PROCEDURE IN 3-WIRE SERIAL PERIPHERAL INTERFACE MODE | 16  |
| FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART                    | 18  |
| Figure 6-8: Vpixel Definition                                          |     |
| FIGURE 6-9: THE RELATION OF VPIXEL WAVEFORM WITH GATE AND SOURCE       |     |
| FIGURE 6-10: PROGRAMMABLE SOURCE AND GATE WAVEFORM ILLUSTRATION        |     |
| FIGURE 6-11 : VS[N-XY] AND TP[N] MAPPING IN LUT                        | 21  |
| FIGURE 6-12 : OTP CONTENT AND ADDRESS MAPPING                          |     |
| FIGURE 6-13: WAVEFORM SETTING AND TEMPERATURE RANGE # MAPPING          |     |
| FIGURE 8-1: OUTPUT PIN ASSIGNMENT ON DIFFERENT SCAN MODE SETTING       |     |
| FIGURE 8-2: EXAMPLE OF SET DISPLAY START LINE WITH NO REMAPPING        |     |
| FIGURE 12-1: MCU 6800-SERIES PARALLEL INTERFACE CHARACTERISTICS        |     |
| FIGURE 12-2: 8080-SERIES PARALLEL INTERFACE CHARACTERISTICS (FORM 1)   |     |
| FIGURE 12-3: 8080-SERIES PARALLEL INTERFACE CHARACTERISTICS (FORM 2)   |     |
| FIGURE 12-4: SERIAL PERIPHERAL INTERFACE CHARACTERISTICS               |     |
| FIGURE 13-1 : BOOSTER CONNECTION DIAGRAM                               |     |
| FIGURE 13-2: TYPICAL APPLICATION DIAGRAM WITH SPI INTERFACE            |     |
| FIGURE 14.1 II 2020CO DIE TRAVINGORMATION                              | E E |



#### 1 GENERAL DESCRIPTION

The IL3820 is a CMOS active matrix bistable display driver with controller. It consists of 240 source outputs, 320 gate outputs, 1 VCOM and 1 VBD for border that can support a maximum display resolution 240x320 for single chip application. In addition, the IL3820 has a cascade mode that can support higher display resolution.

The IL3820 embeds booster, regulators and oscillator. Data/Commands are sent from general MCU through the hardware selectable 6800-/8080-series compatible Parallel Interface or Serial Peripheral Interface.

#### 2 FEATURES

- Design for dot matrix type active matrix EPD display
- Resolution: 240 source outputs; 320 gate outputs; 1 VCOM; 1VBD for border
- Power supply
  - VCI: 2.4 to 3.7VVDDIO: Connect to VCI
  - VDD: 1.8V, regulate from VCI supply
- Gate driving output voltage:
  - 2 levels output (VGH, VGL)
  - Max 42Vp-p
  - > VGH: 15V to 22V;
  - > VGL: -20V to -15V
  - Voltage adjustment in steps of 500mV.
- Source / VBD driving output voltage:
  - > 3 levels output (VSH, VSS, VSL)
  - VSH: 10V to 17VVSL: -10V to -17V
  - Voltage adjustment in steps of 500mV
- VCOM output voltage
  - > -4V to -0.2V in 20mV resolution
  - > 8 bits Non-volatile memory (OTP) for VCOM adjustment
- Source and gate scan direction control
- Low current deep sleep mode
- On chip display RAM with double display buffer [240x320 / 8 \* 2 = 19200Byte]
- Waveform settings can be programmed and stored in On-chip OTP
- Programmable output waveform allowing flexibility for different applications / environments.
- Built in VCOM sensing
- On-chip oscillator.
- On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage.
- Cascade mode to support higher display resolution.
- I2C Single Master Interface to read external temperature sensor reading
- 8-bits Parallel (6800 & 8080), Serial peripheral interface available
- Available in COG package



#### 3 ORDERING INFORMATION

Table 3-1: Ordering Information

| Ordering Part Number | Package Form    | Remark               |  |
|----------------------|-----------------|----------------------|--|
|                      |                 | Bump Face Up         |  |
| IL3820C              | Cold hump die   | On Waffle pack       |  |
| 1L3620C              | Gold bump die   | Die thickness: 300um |  |
|                      |                 | Bump height: 12um    |  |
|                      |                 | Bump Face Down       |  |
| 11 202000            | Cold burson dia | On Waffle pack       |  |
| IL3820C0             | Gold bump die   | Die thickness: 300um |  |
|                      |                 | Bump height: 12um    |  |

# 4 BLOCK DIAGRAM

Figure 4-1: IL3820 Block Diagram







# **5 PIN DESCRIPTION**

 $\begin{tabular}{ll} \textbf{Key:} & I = Input, O = Output, IO = Bi-directional (input/output), P = Power pin, C = Capacitor Pin NC = Not Connected, Pull L = connect to V_SS, Pull H = connect to V_DDIO \\ \end{tabular}$ 

| Pin name    | Туре   | Connect to      | Function            | Description                                                                                                                                                                                                                                                                                                                                                                                                                      | When not in use                           |
|-------------|--------|-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| Input powe  | r      | •               | 1                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                | ·                                         |
| VCI         | Р      | Power<br>Supply | Power Supply        | Power Supply for the chip                                                                                                                                                                                                                                                                                                                                                                                                        | -                                         |
| VCIA        | Р      | Power<br>Supply | Power Supply        | Power input for the chip,<br>Connected with VCI                                                                                                                                                                                                                                                                                                                                                                                  | -                                         |
| VCIBG       | Р      | Power<br>Supply | Power Supply        | Power input for the chip (Reference),<br>Connected with VCI                                                                                                                                                                                                                                                                                                                                                                      | -                                         |
| VDDIO       | Р      | Power<br>Supply |                     | Power Supply for the Interface It should be connected with VCI                                                                                                                                                                                                                                                                                                                                                                   | -                                         |
| VDD         | Р      | Capacitor       | Regulator<br>output | Core logic power pin VDD can be regulated internally from VCI For the single chip application, a capacitor should be connected between VDD and VSS under all circumstances For the cascade mode application, a capacitor should be connected between VDD and VSS in the master chip under all circumstances. For the slave chip, the capacitor is not necessary as VDD will be supplied from the cascade master chip externally. | -                                         |
| EXTVDD      |        | VDDIO/VSS       | Regulator<br>bypass | <ul> <li>This pin is VDD regulator bypass pin.</li> <li>For the single chip application, EXTVDD should be connected to VSS.</li> <li>For the cascade mode application, EXTVDD of the master chip should be connected to VSS while EXTVDD of the slave chip should be connected to VDDIO.</li> </ul>                                                                                                                              | -                                         |
| V00         |        | V00             | CND                 | One word (Digital)                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |
| VSS<br>VSSA | P<br>P | VSS<br>VSS      | GND<br>GND          | Ground (Digital) Ground (Analog) It should be connected with VSS.                                                                                                                                                                                                                                                                                                                                                                | -                                         |
| VSSBG       | Р      | VSS             | GND                 | Ground (Reference) Connected with VSS                                                                                                                                                                                                                                                                                                                                                                                            | -                                         |
| VSSGS       | Р      | VSS             | GND                 | Ground (Output) Connected with VSS                                                                                                                                                                                                                                                                                                                                                                                               | -                                         |
| VPP         | Р      | Power<br>Supply | OTP power           | Power Supply for OTP Programming                                                                                                                                                                                                                                                                                                                                                                                                 | Open                                      |
| Digital I/O |        |                 | •                   | ·                                                                                                                                                                                                                                                                                                                                                                                                                                |                                           |
| D [7:0]     | I/O    | MPU             | Data Bus            | These pins are bi-directional data bus connecting to the MCL data bus.  SPI mode: D0: SCLK D1: SDIN                                                                                                                                                                                                                                                                                                                              | D[2] : OPEN<br>D[7:3]:<br>VDDIO or<br>VSS |
| CS#         | I      | MPU             | Logic Control       | This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW in parallel interface.                                                                                                                                                                                                                                                                            | VDDIO or<br>VSS                           |



| IL38          |      |            |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |  |
|---------------|------|------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Pin name      | Type | Connect to | Function              | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | When not in use |  |
| R/W#<br>(WR#) |      | MPU        |                       | This pin is read / write control input pin connecting to the MCU interface. When 6800 interface mode is selected, this pin will be used as Read/Write (R/W#) selection input. Read mode will be carried out when this pin is pulled HIGH and write mode when LOW. When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled LOW and the chip is selected. When serial interface is selected, this pin R/W (WR#) can be connected to either VDDIO or VSS.                            | VDDIO or<br>VSS |  |
| D/C#          | I    | MPU        |                       | This pin is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data at D [7:0] will be interpreted as data. When the pin is pulled LOW, the data at D [7:0] will be interpreted as command.                                                                                                                                                                                                                                                                                                                                         | VDDIO or<br>VSS |  |
| E (RD#)       | l    | MPU        |                       | This pin is MCU interface input. When 6800 interface mode is selected, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip is selected. When 8080 interface mode is selected, this pin receives the Read (RD#) signal. Read operation is initiated when this pin is pulled LOW and the chip is selected. When serial interface is selected, this pin E (RD#) should be connected to either VDDIO or VSS                                                                                   | VDDIO or<br>VSS |  |
| RES#          |      | MPU        |                       | This pin is reset signal input.<br>Active Low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -               |  |
| BUSY          | 0    | MPU        | Device Busy<br>Signal | This pin is Busy state output pin When Busy is High, the operation of the chip should not be interrupted, command should not be sent. For example., The chip would put Busy pin High when - Outputting display waveform; or - Programming with OTP - Communicating with digital temperature sensor  In the cascade mode, the BUSY pin of the slave chip should be left open.                                                                                                                                                                                      | Open            |  |
| CLS           | I    |            |                       | <ul> <li>This pin is internal clock enable pin.</li> <li>For the single chip application, the CLS pin should be connected to VDDIO.</li> <li>For the cascade mode application, the CLS pin of the master chip should be connected to VDDIO. The CLS pin of the slave chip should be connected to VSS to disable the internal clock as its CL pin should be connected to the CL pin of the master chip.</li> </ul>                                                                                                                                                 | -               |  |
| M/S#          |      | VDDIO/VSS  |                       | <ul> <li>This pin is Master and Slave selection pin.</li> <li>For the single chip application, the M/S# pin should be connected to VDDIO.</li> <li>In the cascade mode:</li> <li>For Master Chip, the M/S# pin should be connected to VDDIO.</li> <li>For Slave Chip, the M/S# pin should be connected to VSS.</li> <li>The oscillator and the booster &amp; regulator circuits of the slave chip will be disabled. The corresponding pins including CL, VDD, VDDIO, PREVGH, PREVGL, VSH, VSL, VGH, VGL and VCOM must be connected to the master chip.</li> </ul> |                 |  |



|                   |      | T_                                              | <u> </u>                                         | IL382                                                                                                                                                                                                                                                                                                                                                                                                               | 1                  |
|-------------------|------|-------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Pin name          | Type | Connect to                                      | Function                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                         | When not<br>in use |
| CL                | I/O  | NC                                              | Clock signal                                     | This is the clock signal pin. When CLS is connected to VDDIO, the internal clock is enabled. The clock signal will be detected at CL. Leave the CL pin open when internal clock is enabled and used. When CLS is connected to VSS, the internal clock is disabled. An external clock is fed in the CL pin.  In the cascade mode, the CL pin of the slave chip should be connected to the CL pin of the master chip. |                    |
| BS [2:0]          | I    | VDDIO/VSS                                       | MCU<br>Interface<br>Mode<br>Selection            | These pins are for selecting different bus interface. BS2 should be connected to VSS.  Table 5-1 : MCU interface selection  BS1 BS0 MPU Interface L L 4-lines serial peripheral interface (SPI) L H 8-bit 8080 parallel interface H L 3-lines serial peripheral interface (SPI) - 9 bits SPI H H 8-bit 6800 parallel interface                                                                                      | -                  |
| TSDA              | I/O  | Temperature sensor SDA                          | Interface to<br>Digital<br>Temperature<br>Sensor | This pin is I <sup>2</sup> C Interface to digital temperature sensor Data pin External pull up resistor is required when connecting to I <sup>2</sup> C slave                                                                                                                                                                                                                                                       | Open               |
| TSCL              | 0    | Temperature sensor SCL                          | Digital                                          | This pin is I <sup>2</sup> C Interface to digital temperature sensor Clock pin External pull up resistor is required when connecting to I <sup>2</sup> C slave                                                                                                                                                                                                                                                      | Open               |
| <b>Analog Pin</b> | l    |                                                 |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |
| GDR<br>RESE       | 0    | POWER<br>MOSFET<br>Driver<br>Control<br>Booster | PREVGH &<br>PREVGL<br>Generation                 | This pin is N-Channel MOSFET Gate Drive Control.  In the cascade mode, the GDR pin of the slave chip should be left open.  This pin is the Current Sense Input for the Control                                                                                                                                                                                                                                      | -                  |
| NEOL              | ľ    | Control Input                                   |                                                  | Loop In the cascade mode, the RESE pin of the slave chip should be left open.                                                                                                                                                                                                                                                                                                                                       |                    |
| FB                | I    | NC                                              |                                                  | Keep open.                                                                                                                                                                                                                                                                                                                                                                                                          | Open               |
| PREVGH            | С    | Stabilizing capacitor                           |                                                  | This pin is the Power Supply pin for VGH and VSH. A stabilizing capacitor should be connected between PREVGH and VSS.                                                                                                                                                                                                                                                                                               | -                  |
| PREVGL            | С    | Stabilizing capacitor                           |                                                  | This pin is the Power Supply pin for VCOM, VGL and VSL. A stabilizing capacitor should be connected between PREVGL and VSS.                                                                                                                                                                                                                                                                                         | _                  |
| VGH               | С    | Stabilizing capacitor                           | VGH, VGL<br>Generation                           | Positive Gate driving voltage. A stabilizing capacitor should be connected between VGH and VSS.                                                                                                                                                                                                                                                                                                                     | -                  |
| VGL               | С    | Stabilizing capacitor                           | VGL<br>Generation                                | This pin is Negative Gate driving voltage. A stabilizing capacitor should be connected between VGL and VSS.                                                                                                                                                                                                                                                                                                         | -                  |



|             | _     | <u> </u>                           | I=                      | <u> </u>                                                                                                      | 120020          |
|-------------|-------|------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|
| Pin<br>name | Туре  | Connect to                         | Function                | Description                                                                                                   | When not in use |
| VSH         | С     | Stabilizing capacitor              | VSH, VSL<br>Generation  | This pin is Positive Source driving voltage. A stabilizing capacitor should be connected between VSH and VSS. | -               |
| VSL         | С     | Stabilizing capacitor              |                         | This pin is Negative Source driving voltage. A stabilizing capacitor should be connected between VSL and VSS. | -               |
| VCOM        | С     | Panel/<br>Stabilizing<br>capacitor | VCOM                    |                                                                                                               |                 |
| Panel Dri   | iving |                                    |                         |                                                                                                               |                 |
| S [239:0]   | 0     | Panel                              | Source driving signal   | Source output pin                                                                                             | Open            |
| G [319:0]   | 0     | Panel                              | Gate driving signal     |                                                                                                               |                 |
| VBD         | 0     | Panel                              | Border driving signal   | Border output pin                                                                                             | Open            |
| Others      |       |                                    |                         |                                                                                                               |                 |
| NC          | NC    | NC                                 | Not<br>Connected        | Keep open. Don't connect with other NC pins                                                                   | Open            |
| TPA         | NC    | NC                                 | Reserved for<br>Testing | Keep open. Don't connect to NC pin or other test pins including TPA, TPB, TPC, TPD and TPE.                   | Open            |
| TPB         | NC    | NC                                 | Reserved for<br>Testing | Keep open. Don't connect to NC pin or other test pins including TPA, TPB, TPC, TPD and TPE.                   | Open            |
| TPC         | NC    | NC                                 | Reserved for<br>Testing |                                                                                                               |                 |
| TPD         | NC    | NC                                 | Reserved for<br>Testing | Keep open. Don't connect to NC pin or other test pins including TPA, TPB, TPC, TPD and TPE.                   | Open            |
| TIN         | I     | NC                                 | Reserved for<br>Testing | Connect to TPE pin.                                                                                           |                 |
| TPE         | 0     | NC                                 | Reserved for<br>Testing | Connect to TIN pin.                                                                                           |                 |



#### 6 FUNCTIONAL BLOCK DESCRIPTION

The device can drive an active matrix TFT EPD panel. It composes of 240 source outputs, 320 gate outputs, 1 VBD and 1 VCOM. It contains flexible built-in waveforms to drive the EPD panel.

#### 6.1 MCU Interface

#### 6.1.1 MCU Interface selection

The IL3820 can support 6800-series/8080-series parallel interface and 3-wire/4-wire serial peripheral Interface. In the IL3820, the MCU interface is pin selectable by BS0 and BS1 pins shown in Table 6-1.

Table 6-1 : MCU interface selection by BS0 and BS1

| BS1 | BS0 | MPU Interface                                          |
|-----|-----|--------------------------------------------------------|
| L   | L   | 4-lines serial peripheral interface (SPI)              |
| L   | Н   | 8-bit 8080 parallel interface                          |
| Н   | L   | 3-lines serial peripheral interface (SPI) – 9 bits SPI |
| Н   | Н   | 8-bit 6800 parallel interface                          |

The MCU interface consists of 8 data pins and 5 control pins. The pin assignment at different interface mode is summarized in Table 6-2.

Table 6-2: MCU interface assignment under different bus interface mode

| Pin Name         | Data/Command Interface |                |    |    |    |      |      | Control Signal |            |               |      |      |      |
|------------------|------------------------|----------------|----|----|----|------|------|----------------|------------|---------------|------|------|------|
| Bus<br>Interface | D7                     | D6             | D5 | D4 | D3 | D2   | D1   | D0             | E<br>(RD#) | R/W#<br>(WR#) | CS#  | D/C# | RES# |
| SPI4             |                        | L              |    |    | NC | SDin | SCLK | L              | L          | CS#           | D/C# | RES# |      |
| 8-bit 8080       |                        | D [7:0]        |    |    |    |      |      | RD#            | WR#        | CS#           | D/C# | RES# |      |
| SPI3             |                        | L NC SDin SCLK |    |    |    |      | L    | L              | CS#        | L             | RES# |      |      |
| 8-bit 6800       |                        | D [7:0]        |    |    |    |      | Е    | R/W#           | CS#        | D/C#          | RES# |      |      |

#### Note

- (1) L is connected to Vss
- (2) H is connected to V<sub>DDIO</sub>

#### 6.1.2 MCU 6800-series Parallel Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), R/W#, D/C#, E and CS#. A LOW in R/W# indicates WRITE operation and HIGH in R/W# indicates READ operation. A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. The E input serves as data latch signal while CS# is LOW. Data is latched at the falling edge of E signal.

Table 6-3: Control pins of 6800 interface

| Function      | E            | R/W# | CS# | D/C# |
|---------------|--------------|------|-----|------|
| Write command | <b>\</b>     | L    | L   | L    |
| Read status   | $\downarrow$ | Н    | L   | L    |
| Write data    | $\downarrow$ | L    | L   | Н    |
| Read data     | $\downarrow$ | Н    | L   | Н    |

Note: ↓ stands for falling edge of signal

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 6-1.



Figure 6-1: Data read back procedure - insertion of dummy read



#### 6.1.3 MCU 8080-series Parallel Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), RD#, WR#, D/C# and CS#.

A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. A rising edge of RD# input serves as a data READ latch signal while CS# is kept LOW. A rising edge of WR# input serves as a data/command WRITE latch signal while CS# is kept LOW.

CS#
WR#

D[7:0]

D/C#

high
low

Figure 6-2: Example of Write procedure in 8080 parallel interface mode



Figure 6-3: Example of Read procedure in 8080 parallel interface mode



Table 6-4 : Control pins of 8080 interface (Form 1)

| Function      | RD#      | WR#      | CS# | D/C# |
|---------------|----------|----------|-----|------|
| Write command | Н        | <b>↑</b> | L   | L    |
| Read status   | <b>↑</b> | Н        | L   | L    |
| Write data    | Н        | <b>↑</b> | L   | Н    |
| Read data     | <b>↑</b> | Н        | L   | Н    |

#### Note

- (1)  $\uparrow$  stands for rising edge of signal
- (2) Refer to Figure 12-2 for Form 1 8080-Series MPU Parallel Interface Timing Characteristics

Alternatively, RD# and WR# can be keep stable while CS# serves as the data/command latch signal.

Table 6-5 : Control pins of 8080 interface (Form 2)

| Function      | RD# | WR# | CS#      | D/C# |
|---------------|-----|-----|----------|------|
| Write command | Н   | L   | 1        | L    |
| Read status   | L   | Н   | <b>↑</b> | L    |
| Write data    | Н   | L   | 1        | Η    |
| Read data     | L   | Н   | <b>↑</b> | Н    |

#### Note

- (1) ↑ stands for rising edge of signal
- (2) Refer to Figure 12-3 for Form 2 8080-Series MPU Parallel Interface Timing Characteristics



In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 6-4.

Figure 6-4: Display data read back procedure - insertion of dummy read





# 6.1.4 MCU Serial Peripheral Interface (4-wire SPI)

The serial interface consists of serial clock SCLK, serial data SDIN, D/C#, CS#. In SPI mode, D0 acts as SCLK, D1 acts as SDIN. For the unused data pins, D2 should be left open. The pins from D3 to D7, E and R/W# can be connected to an external ground.

Table 6-6: Control pins of 4-wire Serial Peripheral interface

| Function      | E(RD#)  | R/W#(WR#) | CS# | D/C# | SCLK     |
|---------------|---------|-----------|-----|------|----------|
| Write command | Tie LOW | Tie LOW   | L   | L    | <b>↑</b> |
| Write data    | Tie LOW | Tie LOW   | L   | Н    | <b>↑</b> |

Note: ↑ stands for rising edge of signal

SDIN is shifted into an 8-bit shift register in the order of D7, D6, ... D0. The data byte in the shift register is written to the Graphic Display Data RAM (RAM) or command register in the same clock. Under serial mode, only write operations are allowed.

Figure 6-5 : Write procedure in 4-wire Serial Peripheral Interface mode





#### 6.1.5 MCU Serial Peripheral Interface (3-wire SPI)

The 3-wire serial interface consists of serial clock SCLK, serial data SDIN and CS#. In 3-wire SPI mode, D0 acts as SCLK, D1 acts as SDIN. For the unused data pins, D2 should be left open. The pins from D3 to D7, R/W# (WR#)#, E and D/C# can be connected to an external ground.

The operation is similar to 4-wire serial interface while D/C# pin is not used. There are altogether 9-bits will be shifted into the shift register in sequence: D/C# bit, D7 to D0 bit. The D/C# bit (first bit of the sequential data) will determine the following data byte in the shift register is written to the Display Data RAM (D/C# bit = 1) or the command register (D/C# bit = 0). Under serial mode, only write operations are allowed.

Table 6-7: Control pins of 3-wire Serial Peripheral interface

| Function      | E(RD#)  | R/W#(WR#) | CS# | D/C#    | SCLK     |
|---------------|---------|-----------|-----|---------|----------|
| Write command | Tie LOW | Tie LOW   | L   | Tie LOW | <b>↑</b> |
| Write data    | Tie LOW | Tie LOW   | L   | Tie LOW | 1        |

Note: ↑ stands for rising edge of signal

Figure 6-6: Write procedure in 3-wire Serial Peripheral Interface mode





#### 6.2 RAM

The On chip display RAM is holding the image data. 1 set of RAM is built for historical data and the other set is built for the current image data. The size of each RAM is 240x320 bits.

Table 6-8 shows the RAM map under the following condition:

• Command "Data Entry Mode" R11h is set to:

| Address Counter update in X direction | AM=0        |
|---------------------------------------|-------------|
| X: Increment                          | ID[1:0] =11 |
| Y: Increment                          |             |

Command "Driver Output Control" R01h is set to

| 320 Mux                        | MUX = 13Fh |
|--------------------------------|------------|
| Select G0 as 1st gate          | GD = 0     |
| Left and Right gate Interlaced | SM = 0     |
| Scan From G0 to G319           | TB = 0     |

• Command "Gate Start Position" R0Fh is set to:

Set the Start Position of Gate = G0 SCN=0

• Data byte sequence: DB0, DB1, DB2 ... DB9599

Table 6-8: RAM address map

|      |           |               |               |               |               |               | •             |               |               |    |      |               |               |               |               |               |               |               |               |
|------|-----------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|----|------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
|      |           | S0            | S1            | S2            | S3            | S4            | S5            | S6            | S7            |    |      | S232          | S233          | S234          | S235          | S236          | S237          | S238          | S239          |
| 00h  |           |               |               |               |               |               |               |               | 11            | Oh |      |               |               |               |               |               |               |               |               |
| G0   | 00h       | DB0<br>[7]    | DB0<br>[6]    | DB0<br>[5]    | DB0<br>[4]    | DB0<br>[3]    | DB0<br>[2]    | DB0<br>[1]    | DB0<br>[0]    |    |      | DB29<br>[7]   | DB29<br>[6]   | DB29<br>[5]   | DB29<br>[4]   | DB29<br>[3]   | DB29<br>[2]   | DB29<br>[1]   | DB29<br>[0]   |
| G1   | 01h       | DB30<br>[7]   | DB30<br>[6]   | DB30<br>[5]   | DB30<br>[4]   | DB30<br>[3]   | DB30<br>[2]   | DB30<br>[1]   | DB30<br>[0]   |    |      | DB59<br>[7]   | DB59<br>[6]   | DB59<br>[5]   | DB59<br>[4]   | DB59<br>[3]   | DB59<br>[2]   | DB59<br>[1]   | DB59<br>[0]   |
|      |           |               |               |               |               |               |               |               |               | 4  |      |               |               |               |               |               |               |               |               |
|      |           |               |               |               |               |               |               |               |               |    | -::- |               |               |               |               |               |               |               |               |
|      |           |               |               |               |               |               |               |               |               | `  |      |               |               |               |               |               |               |               |               |
| G318 | 13Eh      | DB9540<br>[7] | DB9540<br>[6] | DB9540<br>[5] | DB9540<br>[4] | DB9540<br>[3] | DB9540<br>[2] | DB9540<br>[1] | DB9540<br>[0] |    |      | DB9569<br>[7] | DB9569<br>[6] | DB9569<br>[5] | DB9569<br>[4] | DB9569<br>[3] | DB9569<br>[2] | DB9569<br>[1] | DB9569<br>[0] |
| G319 | 13Fh      | DB9570<br>[7] | DB9570<br>[6] | DB9570<br>[5] | DB9570<br>[4] | DB9570<br>[3] | DB9570<br>[2] | DB9570<br>[1] | DB9570<br>[0] |    |      | DB9599<br>[7] | DB9599<br>[6] | DB9599<br>[5] | DB9599<br>[4] | DB9599<br>[3] | DB9599<br>[2] | DB9599<br>[1] | DB9599<br>[0] |
| _    | <b></b> ≺ |               |               |               |               |               |               |               |               |    |      |               |               |               |               |               |               |               |               |

GATE

#### 6.3 Oscillator

The on-chip oscillator is included for the use on waveform timing and Booster operations. In order to enable the internal oscillator, the CLS pin must be connected to VDDIO.

X-ADDR



# 6.4 Booster & Regulator

A voltage generation system is included in the IL3820. It provides all necessary driving voltages required for an AMEPD panel including VGH, VGL, VSH, VSL and VCOM. Figure 6-7 shows the relation of the voltages. External application circuit is needed to make the on-chip booster & regulator circuit work properly.

Figure 6-7: Input and output voltage relation chart



Max voltage difference between VGH and VGL is 42V.



# 6.5 Panel Driving Waveform

The Vpixel is defined as Figure 6-8, and its relations with GATE, SOURCE are shown in Figure 6-9.

Figure 6-8 : Vpixel Definition



Figure 6-9: The Relation of Vpixel Waveform with Gate and Source





#### 6.6 VCOM Sensing

This functional block provides the scheme to select the optimal VCOM DC level and programmed the setting into OTP.

# 6.7 Gate and Programmable Source waveform

Figure 6-10: Programmable Source and Gate waveform illustration



- There are totally 20 phases for programmable Source waveform of different phase length.
- The phase period defined as TP [n] \* TFRAME, where TP [n] range from 0 to 15.
- TP [n] = 0 indicates phase skipped
- Source Voltage Level: VS [n-XY] is constant in each phase
- VS [n-XY] indicates the voltage in phase n for transition from GS X to GS Y
  - > 00 − VSS
  - ➤ 01 VSH
  - ➤ 10 VSL
  - ➤ 11 NA
- VS [n-XY] and TP[n] are stored in waveform lookup table register [LUT].



# 6.8 Waveform Look Up Table (LUT)

LUT contains 256 bits, which defines the display driving waveform settings. They are arranged in format shown in Figure 6-11.

Figure 6-11: VS[n-XY] and TP[n] mapping in LUT

| in<br>Decimal | D7   | D6    | D5        | D4            | D3        | D2    | D1        | D0    |
|---------------|------|-------|-----------|---------------|-----------|-------|-----------|-------|
| 0             |      | )-11] | VS[0-10]  |               | VS[0-01]  |       | VS[0-00]  |       |
| 1             |      | I-11] |           | 1-10]         | VS[1-01]  |       | VS[1-00]  |       |
| 2             |      | 2-11] |           | 2-10]         | VS[2      |       |           | 2-00] |
| 3             |      | 3-11] |           | 3-10]         | VS[3      |       |           | 3-00] |
| 4             |      | 1-11] |           | 4-10 <u>]</u> | VS[4      |       |           | 1-00] |
| 5             | VS[5 | 5-11] | VS[       | 5-10]         | VS[5      | 5-01] | VS[5      | 5-00] |
| 6             | VS[6 | S-11] | VS[6      | 6-10]         | VS[6      | 6-01] | VS[6-00]  |       |
| 7             | VS[7 | 7-11] | VS[7-10]  |               | VS[7-01]  |       | VS[7-00]  |       |
|               |      |       |           |               |           |       |           |       |
| 16            | VS[1 | 6-11] | VS[16-10] |               | VS[16-01] |       | VS[16-00] |       |
| 17            | VS[1 | 7-11] | VS[17-10] |               | VS[17-01] |       | VS[1      | 7-00] |
| 18            | VS[1 | 8-11] | VS[1      | 8-10]         | VS[18-01] |       | VS[18-00] |       |
| 19            | VS[1 | 9-11] | VS[1      | 9-10]         | VS[19-01] |       | VS[19-00] |       |
| 20            |      | TP    | [1]       |               | TP[0]     |       |           |       |
| 21            |      | TP    | [3]       |               | TP[2]     |       |           |       |
|               |      |       |           |               |           |       |           |       |
| 29            |      | TP    | [19]      |               |           | TP    | [18]      |       |
| 30            |      |       |           |               | VSH/VSL   |       |           |       |
| 31            |      |       |           |               |           |       |           |       |

#### 6.9 OTP

The OTP is the non-volatile memory and is used to store the information of OTP Selection Option, VCOM value, 7 sets of WAVEFORM SETTING (WS) [256bits x 7] and 6 sets of TEMPERATURE RANGE (TR) [24bits x 6].

The OTP is the non-volatile memory and stored the information of:

- OTP Selection Option
- VCOM value
- Source value
- 7 set of WAVEFORM SETTING (WS) [256bits x 7]
- 6set of TEMPERATURE RANGE (TR) [24bits x 6]

For Programming the WS and TR, Write RAM is required, and the configurations should be

| Command: Data Entry mode          |                      | Set Address automatic increment setting = X increment and Y increment Set Address counter update in X direction |
|-----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|
| Command: X RAM address start /end | C44,<br>D00,<br>D1D  | Set RAM Address for S0 to S239                                                                                  |
| Command: Y RAM address start /end | C45,<br>D00,<br>D13F | Set RAM Address for G0 to G319                                                                                  |
| Command: RAM X address counter    | C4E,<br>D00          | Set RAM X AC as 0                                                                                               |
| Command: RAM Y address counter    | C4F,<br>D000         | Set RAM Y AC as 0                                                                                               |



The mapping table of OTP is shown in below figure,

Figure 6-12: OTP Content and Address Mapping

| Default        | SPARE          |          | E RAM  | 5.7                               | D.         | D.5   | 5.4       | D0                    | D.O.     | D.4                  | <b>D</b> 0 |
|----------------|----------------|----------|--------|-----------------------------------|------------|-------|-----------|-----------------------|----------|----------------------|------------|
| OTP<br>ADDRESS | OTP<br>ADDRESS | ADDF     |        | D7                                | D6         | D5    | D4        | D3                    | D2       | D1                   | D0         |
| 0<br>0         | 256            | X        | Y<br>0 | 1/01                              | 0-11]      | 1/01/ | VS[0-10]  |                       | VS[0-01] |                      | 0.001      |
| 1              | 257            | 0<br>1   |        |                                   | 1-11]      |       | 1-10]     |                       | 1-01]    | VS[0-00]<br>VS[1-00] |            |
| 2              | 258            | 2        | 0      |                                   | 2-11]      |       | 2-10]     |                       | 2-01]    |                      |            |
| 3              | 259            | 3        | 0      |                                   | 3-11]      |       | 3-10]     |                       | 3-01]    | VS[2-00]<br>VS[3-00] |            |
| 4              | 260            | 4        | 0      |                                   | 4-11]      |       | 4-10]     |                       | 4-01]    |                      | 4-00]      |
|                | 200            | 4        | U      |                                   |            |       |           |                       |          |                      |            |
| 18             | 274            | 18       | 0      |                                   | <br>[8-11] |       | 8-10]     |                       | 8-01]    |                      | 8-00]      |
| 19             | 275            | 19       | 0      |                                   | [9-11]     |       | 9-10]     |                       | 9-01]    |                      | 9-00]      |
| 20             | 276            | 20       | 0      | , 0[.                             |            | P[1]  | 0 .01     |                       |          | [0]                  | 0 00]      |
| 21             | 277            | 21       | 0      |                                   |            | P[3]  |           |                       |          | P[2]                 |            |
|                |                |          | Ť      |                                   |            |       |           |                       |          |                      |            |
| 29             | 285            | 4        | 1      |                                   | TP         | [19]  |           |                       | TP       | [18]                 |            |
| 30             | 286            | 5        | 1      |                                   | Dur        | nmy   |           |                       | VSH      | I/VSL                |            |
| 31             | 287            | 6        | 1      |                                   |            |       | DUI       | MMY                   |          |                      |            |
| 32             | 288            | 7        | 1      |                                   |            |       |           |                       |          |                      |            |
| _              |                |          |        |                                   |            |       | W:        | S[1]                  |          |                      |            |
| 63             | 319            | 13       | 2      |                                   |            |       |           |                       |          |                      |            |
|                |                |          |        |                                   |            |       |           |                       |          |                      |            |
|                |                |          |        |                                   |            |       | •         | ••                    |          |                      |            |
| 192            | 448            | 17       | 7      |                                   |            |       |           |                       |          |                      |            |
|                |                |          |        |                                   |            |       | W:        | S[6]                  |          |                      |            |
| 223            | 479            | 23       | 8      |                                   |            |       |           |                       |          |                      |            |
| 224            | 480            | 24       | 8      |                                   |            |       | TEMP[     | 1L][11:0]             |          |                      |            |
| 225            | 481            | 0        | 9      |                                   |            |       |           |                       |          |                      |            |
| 226            | 482            | 1        | 9      |                                   |            |       |           | -H][11:0]             |          |                      |            |
| 227            | 483            | 2        | 9      |                                   |            |       | TEMP[2    | 2L][11:0]             |          |                      |            |
| 228            | 484            | 3        | 9      |                                   |            |       |           | L                     |          |                      |            |
| 229            | 485            | 4        | 9      |                                   |            |       | TEMP[2    | -H][11:0]             |          |                      |            |
|                |                |          |        |                                   |            |       |           |                       |          |                      |            |
| 000            | 400            |          |        |                                   |            |       | TEMP      | -1.1[4.4.0]           |          |                      |            |
| 236            | 492            | 11       | 9      | TEMP[5L][11:0]                    |            |       |           |                       |          |                      |            |
| 237<br>238     | 493            | 12       | 9      | TEMPLE HIMA OL                    |            |       |           |                       |          |                      |            |
| 238            | 494<br>495     | 13<br>14 | 9      | TEMP[5-H][11:0]<br>TEMP[6L][11:0] |            |       |           |                       |          |                      |            |
| 239            | 495<br>496     | 14       | 9      |                                   |            |       | i EiviP[t | J∟j[11.U]<br><b>]</b> |          |                      |            |
| 240            | 496            | 16       | 9      |                                   |            |       | TEMPIA    | -H][11:0]             |          |                      |            |
| 241            | 491            | 10       | 9      |                                   |            |       | I EIVIP[0 |                       |          |                      |            |

#### Remark:

- WS [m] means the waveform setting of temperature set m, the configuration are same as the definition in LUT. The corresponding low temperature range of WS[m] defined as TEMP [m-L] and high range defined as TEMP [m-H]
- Load WS [m] from OTP for LUT if Temp [m-L] < Temperature Register <= Temp [m-H]



# 6.9.1 Temperature Searching Mechanism

Legend:

| WS#                  | Waveform Setting no. #                                                           |
|----------------------|----------------------------------------------------------------------------------|
| TR#                  | Temperature Range no. #                                                          |
| LUT                  | 720 bit register storing the waveform setting (volatile)                         |
| Temperature register | 12bit Register storing reading from temperature sensor (volatile)                |
| ОТР                  | A non-volatile storing 7 sets of waveform setting and 6 set of temperature range |
| WS_sel_address       | an address pointer indicating the selected WS#                                   |

Figure 6-13 : Waveform Setting and Temperature Range # mapping

# OTP (non-volatile)

| WS0 |     |
|-----|-----|
| WS1 | TR1 |
| WS2 | TR2 |
| WS3 | TR3 |
| WS4 | TR4 |
| WS5 | TR5 |
| WS6 | TR6 |

| IC im | plementation requirement                                                                   |
|-------|--------------------------------------------------------------------------------------------|
| 1     | Default selection is <b>WS0</b>                                                            |
| 2     | Compare temperature register from TR1 to TR6, in sequence. The last match will be recorded |
|       | i.e. If the temperature register fall in both TR3 and TR5. WS5 will be selected            |
| 3     | If none of the range TR1 to TR6 is match, WS0 will be selected.                            |
| User  | application                                                                                |
| 1     | The default waveform should be programmed as WS0                                           |
| 2     | There is no restriction on the sequence of TR1, TR2 TR6.                                   |



# 6.10 External Temperature Sensor I2C Single Master Interface

The chip provides two I/O lines [TSDA and TSCL] for connecting digital temperature sensor for temperature reading sensing.

TSDA will treat as SDA line and TSCL will treat as SCL line. They are required connecting with external pull-up resistor.

1. If the Temperature value MSByte bit D11 = 0, then

The temperature is positive and value (DegC) = + (Temperature value) / 16

2. If the Temperature value MSByte bit D11 = 1, then

The temperature is negative and value (DegC) = ~ (2's complement of Temperature value) / 16

| The temperature is negative       | c and value (Dego) = 1(2 3 00) | inplofficing of Tompola | taro varao, i   |
|-----------------------------------|--------------------------------|-------------------------|-----------------|
| 12-bit binary<br>(2's complement) | Hexadecimal<br>Value           | Decimal<br>Value        | Value<br>[DegC] |
| 0111 1111 0000                    | 7F0                            | 2032                    | 127             |
| 0111 1110 1110                    | 7EE                            | 2030                    | 126.875         |
| 0111 1110 0010                    | 7E2                            | 2018                    | 126.125         |
| 0111 1101 0000                    | 7D0                            | 2000                    | 125             |
| 0001 1001 0000                    | 190                            | 400                     | 25              |
| 0000 0000 0010                    | 002                            | 2                       | 0.125           |
| 0000 0000 0000                    | 000                            | 0                       | 0               |
| 1111 1111 1110                    | FFE                            | -2                      | -0.125          |
| 1110 0111 0000                    | E70                            | -400                    | -25             |
| 1100 1001 0010                    | C92                            | -878                    | -54.875         |
| 1100 1001 0000                    | C90                            | -880                    | -55             |

#### 6.11 Cascade Mode

The IL3820 has a cascade mode that can cascade 2 chips to achieve the display resolution up to 480 (sources) x 320 (gates). The pin M/S# is used to configure the chip. When M/S# is connected to VDDIO, the chip is configured as a master chip. When M/S# is connected to VSS, the chip is configured as a slave chip.

When the chip is configured as a master chip, it will be the same as a single chip application, ie, all circuit blocks will be worked as usual. When the chip is configured as a slave chip, its oscillator and booster & regulator circuit will be disabled. The oscillator clock and all booster voltages will be come from the master chip. Therefore, the corresponding pins including CL, VDD, PREVGH, PREVGL, VSH, VSL, VGH, VGL and VCOM must be connected to the master chip.





# 7 COMMAND TABLE

# **Table 7-1: Command Table**

(D/C#=0, R/W#(WR#) = 0, E(RD#=1) unless specific setting is stated)

| Com  | man  | d Tak | ole            |                |       |       |                |                |                |                |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|------|-------|----------------|----------------|-------|-------|----------------|----------------|----------------|----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W# | D/C# | Hex   | D7             | D6             | D5    | D4    | D3             | D2             | D1             | D0             | Command               | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1    | 0    | -     | 0              | 0              | 0     | 0     | 0              | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Status Read           | Read Driver status on  • A2: BUSY flag  • A1,A0: Chip ID (01 as default)                                                                                                                                                                                                                                                                                                                                                                 |
|      |      |       |                |                |       |       |                |                |                |                |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 0    | 01    | 0              | 0              | 0     | 0     | 0              | 0              | 0              | 1              | Driver Output control |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 1    |       | A <sub>7</sub> | A <sub>6</sub> | $A_5$ | $A_4$ | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | $A_0$          |                       | A[8:0]: MUX setting as A[8:0] + 1<br>POR = 13Fh + 1 MUX                                                                                                                                                                                                                                                                                                                                                                                  |
| 0    | 1    |       | 0              | 0              | 0     | 0     | 0              | 0              | 0              | A <sub>8</sub> |                       | POR = 13F11 + 1 MOX                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0    | 1    |       | 0              | 0              | 0     | 0     | 0              | B <sub>2</sub> | B <sub>1</sub> | $B_0$          |                       | B[2]: GD Selects the 1st output Gate GD=0 [POR], G0 is the 1st gate output channel, gate output sequence is G0,G1, G2, G3, GD=1, G1 is the 1st gate output channel, gate output sequence is G1, G0, G3, G2,  B[1]: SM Change scanning order of gate driver. SM=0 [POR], G0, G1, G2, G3G319 (left and right gate interlaced) SM=1, G0, G2, G4G318, G1, G3,G319  B[0]: TB TB = 0 [POR], scan from G0 to G319 TB = 1, scan from G319 to G0. |
| 0    | 0    | 02    | 0              | 0              | 0     | 0     | 0              | 0              | 1              | 0              | Reserve               |                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Com  | man | d Tal | ole            |                |                |       |                |                |                |                |                                 |                                                                                                                                |
|------|-----|-------|----------------|----------------|----------------|-------|----------------|----------------|----------------|----------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| R/W# |     |       | D7             | D6             | D5             | D4    | D3             | D2             | D1             | D0             | Command                         | Description                                                                                                                    |
| 0    | 0   | 03    | 0              | 0              | 0              | 0     | 0              | 0              | 1              | 1              | Gate Driving voltage<br>Control | Set Gate related driving voltage A[7:4]: VGH, 15 to 22V in 0.5V step A[3:0]: VGL, -15 to -20V in 0.5V step VGL default at -20V |
|      |     |       |                |                |                |       |                |                |                |                |                                 | VGH VGL                                                                                                                        |
| 0    | 1   |       | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4$ | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                                 | 0000 15 -15                                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0001 15.5 -15.5                                                                                                                |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0010 16 -16                                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0011 16.5 -16.5                                                                                                                |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0100 17 -17                                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0100 17 -17 0101 17.5 -17.5                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0110 18 -18                                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 0111 18.5 -18.5                                                                                                                |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1000 19 -19                                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1000 19 -19                                                                                                                    |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1001 19.5 -19.5                                                                                                                |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1010 20 [POR]                                                                                                                  |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1011 20.5 NA                                                                                                                   |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1100 21 NA                                                                                                                     |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1101 21.5 NA                                                                                                                   |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 22                                                                                                                             |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1110 [POR] NA                                                                                                                  |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1111 NA NA                                                                                                                     |
| 0    | 0   | 04    | 0              | 0              | 0              | 0     | 0              | 1              | 0              | 0              | Source Driving                  | Set Source output voltage magnitude                                                                                            |
|      |     |       |                |                |                |       |                |                |                |                | voltage Control                 | , , , ,                                                                                                                        |
| 0    | 1   |       | 0              | 0              | 0              | 0     | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao             |                                 | A[3:0]: VSH/VSL 10V to 17V in 0.5V step    VSH/VSL                                                                             |
|      |     |       |                |                |                |       |                |                |                |                |                                 | 1111 N/A  Source setting can be loaded from WS-                                                                                |
|      | _   | 0.5   |                | _              | _              | _     | _              |                | _              |                | Danamir                         | BYTE31, D[3:0]                                                                                                                 |
| 0    | 0   | 05    | 0              | 0              | 0              | 0     | 0              | 1              | 0              | 1              | Reserve                         |                                                                                                                                |
| 0    | 0   | 06    | 0              | 0              | 0              | 0     | 0              | 1              | 1              | 0              | Reserve                         |                                                                                                                                |



| man  | d Tak            | ole                                        |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        |                                                                            |
|------|------------------|--------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|
| D/C# | Hex              | D7                                         | D6                                                           | D5                                                                                                                                                                                                                                                                                                      | D4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Descri                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ption                                                                  |                                                                            |
| 0    | 07               | 0                                          | 0                                                            | 0                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Display Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | contro                                                                 | ol setting                                                                 |
| 1    |                  | 0                                          | 0                                                            | A <sub>5</sub>                                                                                                                                                                                                                                                                                          | A <sub>4</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A[4]                                                                   | Description                                                                |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                      | All Gate output voltage level as VGH                                       |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                      | All Gate output voltage level as VGL                                       |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                      | Selected gate output as VGL, non-selected gate output as VGH               |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                      | Selected gate output as VGH, non-selected gate output as VGL [POR]         |
| 0    | 80               | 0                                          | 0                                                            | 0                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reserve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        |                                                                            |
| 0    | 09               | 0                                          | 0                                                            | 0                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reserve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        |                                                                            |
| 0    | 0A               | 0                                          | 0                                                            | 0                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reserve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        |                                                                            |
| 0    | 0B               | 0                                          | 0                                                            | 0                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Gate and Source no                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | n Set De                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | lay of o                                                               | ate and source non                                                         |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | overlap period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | overlap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | period                                                                 | 1:                                                                         |
| 1    |                  | 0                                          | 0                                                            | 0                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>A</b> <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $A_2$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A <sub>0</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        | edge to source output                                                      |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        | no to Ooto vision adag                                                     |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - Sourc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | e cnan                                                                 | ge to Gate rising edge                                                     |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        | n in terms of Oscillator                                                   |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Λ [2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                      | Dalay Duration                                                             |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ]                                                                      | Delay Duration<br>NA                                                       |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        | NA                                                                         |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        | 4                                                                          |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                        |                                                                            |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        | 10 1005                                                                    |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        | 10 [POR]                                                                   |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        | 28                                                                         |
|      |                  |                                            |                                                              |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                        | NA                                                                         |
|      | D/C# 0 1 0 0 0 0 | D/C# Hex 0 07 1 1 0 08 0 08 0 09 0 0A 0 0B | 0 07 0<br>1 0<br>0 0<br>0 08 0<br>0 09 0<br>0 0A 0<br>0 0B 0 | D/C#         Hex         D7         D6           0         07         0         0           1         0         0         0           0         08         0         0           0         09         0         0           0         0A         0         0           0         0B         0         0 | D/C#         Hex         D7         D6         D5           0         07         0         0         0           1         0         0         A5           0         0         0         A5           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0 | D/C#         Hex         D7         D6         D5         D4           0         07         0         0         0         0           1         0         0         0         As         A4           0         08         0         0         0         0           0         08         0         0         0         0           0         09         0         0         0         0           0         0A         0         0         0         0           0         0B         0         0         0         0 | D/C#         Hex         D7         D6         D5         D4         D3           0         07         0         0         0         0         0           1         0         0         0         A5         A4         0           0         08         0         0         0         0         1           0         09         0         0         0         0         1           0         0A         0         0         0         1           0         0B         0         0         0         0         1 | D/C#         Hex         D7         D6         D5         D4         D3         D2           0         07         0         0         0         0         0         1           1         0         0         0         A5         A4         0         0           0         08         0         0         0         0         1         0           0         09         0         0         0         0         1         0           0         0A         0         0         0         1         0           0         0B         0         0         0         1         0 | D/C#         Hex         D7         D6         D5         D4         D3         D2         D1           0         07         0         0         0         0         0         1         1           1         0         0         0         A5         A4         0         0         0           0         08         0         0         0         0         1         0         0           0         08         0         0         0         0         1         0         0           0         09         0         0         0         1         0         0           0         0A         0         0         0         1         0         1           0         0B         0         0         0         1         0         1 | D/C#         Hex         D7         D6         D5         D4         D3         D2         D1         D0           0         07         0         0         0         0         0         1         1         1           1         1         0         0         A5         A4         0         0         0         0           0         08         0         0         0         0         1         0         0         0           0         08         0         0         0         0         1         0         0         0           0         09         0         0         0         1         0         0         1           0         0A         0         0         0         1         0         1         0           0         0B         0         0         0         1         0         1         0 | D/C#         Hex         D7         D6         D5         D4         D3         D2         D1         D0         Command           0         07         0         0         0         0         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1 | D/C#   Hex   D7   D6   D5   D4   D3   D2   D1   D0   Command   Descrit | D/C#   Hex   D7   D6   D5   D4   D3   D2   D1   D0   Command   Description |



| Com  | man  | d Tal | ole            |                |                |                |                       |                |                |                |                               |                                                                                                                          |
|------|------|-------|----------------|----------------|----------------|----------------|-----------------------|----------------|----------------|----------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| R/W# | D/C# | Hex   | D7             | D6             | D5             | D4             | D3                    | D2             | D1             | D0             | Command                       | Description                                                                                                              |
| 0    | 0    | 0C    | 0              | 0              | 0              | 0              | 1                     | 1              | 0              | 0              | Booster Soft start<br>Control | Booster Enable with Phase 1, Phase 2 and Phase 3 for soft start current setting.                                         |
| 0    | 1    |       | 1              | A <sub>6</sub> | $A_5$          | $A_4$          | $A_3$                 | $A_2$          | A <sub>1</sub> | $A_0$          | Phase1 Setting                | ALTERIAL CENTROPI                                                                                                        |
| 0    | 1    |       | 1              | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | Phase2 Setting                | │A[7:0] = CFh [POR]<br>│B[7:0] = CEh [POR]                                                                               |
| 0    | 1    |       | 1              | $C_6$          | $C_5$          | C <sub>4</sub> | C <sub>3</sub>        | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | Phase3 Setting                | C[7:0] = 8Dh [POR]                                                                                                       |
| 0    | 0    | OD    | 0              | 0              | 0              | 0              | 1                     | 1              | 0              | 1              | Reserve                       |                                                                                                                          |
| 0    | 0    | 0E    | 0              | 0              | 0              | 0              | 1                     | 1              | 1              | 0              | Reserve                       |                                                                                                                          |
| 0    | 0    | 0F    | 0              | 0              | 0              | 0              | 1                     | 1              | 1              | 1              | Gate scan start               | Set the scanning start position of the                                                                                   |
| 0    | 1    |       | A <sub>7</sub> | A <sub>6</sub> | $A_5$          | A <sub>4</sub> | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | $A_0$          | position                      | gate driver. The valid range is from 0 to                                                                                |
| 0    | 1    |       | 0              | 0              | 0              | 0              | 0                     | 0              | 0              | A <sub>8</sub> |                               | 319.                                                                                                                     |
|      |      |       |                |                |                |                |                       |                |                |                |                               | When TB=0:<br>SCN [8:0] = A[8:0]<br>A[8:0] = 000h [POR]<br>When TB=1:<br>SCN [8:0] = 319 - A[8:0]<br>A[8:0] = 000h [POR] |



| Com | man  | d Tal    | ole            |                |                       |                |                       |                |                |                |                                         |                                                                                |
|-----|------|----------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-----------------------------------------|--------------------------------------------------------------------------------|
|     | D/C# |          | D7             | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command                                 | Description                                                                    |
| 0   | 0    | 10       | 0              | 0              | 0                     | 1              | 0                     | 0              | 0              | 0              | Deep Sleep mode                         | Deep Sleep mode Control                                                        |
| 0   | 1    |          | 0              | 0              | 0                     | 0              | 0                     | 0              | 0              | A <sub>0</sub> |                                         | AIOL. Description                                                              |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | A[0]: Description                                                              |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | 0 Normal Mode [POR] 1 Enter Deep Sleep Mode                                    |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         |                                                                                |
| 0   | 0    | 11       | 0              | 0              | 0                     | 1              | 0                     | 0              | 0              | 1              | Data Entry mode                         | Define data entry sequence                                                     |
| 0   | 1    |          | 0              | 0              | 0                     | 0              | 0                     | $A_2$          | A <sub>1</sub> | A <sub>0</sub> | setting                                 | A [1:0] = ID[1:0] Address automatic increment /                                |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | decrement setting                                                              |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | The setting of incrementing or                                                 |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | decrementing of the address counter                                            |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | can be made independently in each                                              |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | upper and lower bit of the address.                                            |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | 00 -Y decrement, X decrement,                                                  |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | 01 –Y decrement, X increment,                                                  |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | 10 –Y increment, X decrement,<br>11 –Y increment, X increment [POR]            |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         |                                                                                |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | A[2] = AM                                                                      |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | Set the direction in which the address counter is updated automatically after  |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | data are written to the RAM.                                                   |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         |                                                                                |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | AM= 0, the address counter is updated in the X direction. [POR]                |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | AM = 1, the address counter is updated                                         |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | in the Y direction.                                                            |
| 0   | 0    | 10       | 0              | 0              | 0                     | 1              | 0                     | 0              | 1              | 0              | SWRESET                                 | It recets the commands and parameters                                          |
| 0   | U    | 12       | U              | U              | U                     | ı              | U                     | U              | '              | U              | SWRESET                                 | It resets the commands and parameters to their S/W Reset default values except |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | R10h-Deep Sleep Mode                                                           |
|     |      |          |                |                |                       |                |                       |                |                |                |                                         | Note: RAM are unaffected by this                                               |
|     |      | 40       |                | _              | _                     | 4              | _                     | •              | _              | 4              | D                                       | command.                                                                       |
| 0   | 0    | 13<br>14 | 0              | 0              | 0                     | 1              | 0                     | 0              | 0              | 0              | Reserve<br>Reserve                      |                                                                                |
| 0   | 0    | 15       | 0              | 0              | 0                     | 1              | 0                     | 1              | 0              | 1              | Reserve                                 |                                                                                |
| 0   | 0    | 16       | 0              | 0              | 0                     | 1              | 0                     | 1              | 1              | 0              | Reserve                                 |                                                                                |
| 0   | 0    | 17       | 0              | 0              | 0                     | 1              | 0                     | 1              | 1              | 1              | Reserve                                 |                                                                                |
| 0   | 0    | 18       | 0              | 0              | 0                     | 1              | 1                     | 0              | 0              | 0              | Reserve                                 |                                                                                |
| 0   | 0    | 19       | 0              | 0              | 0                     | 1              | 1                     | 0              | 0              | 1              | Reserve                                 |                                                                                |
| 0   | 0    | 1A       | 0              | 0              | 0                     | 1              | 1                     | 0              | 1              | 0              | Temperature Sensor                      | Write to temperature register.                                                 |
| 0   | 1    |          | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub>        | $A_2$          | A <sub>1</sub> | A <sub>0</sub> | Control (Write to temperature register) | A[7:0] – MSByte 01111111[POR]                                                  |
| 0   | 1    |          | B <sub>7</sub> | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub> | 0                     | 0              | 0              | 0              | Tomporatare register)                   | B[7:0] – LSByte 11110000[POR]                                                  |
| 0   | 0    | 1B       | 0              | 0              | 0                     | 1              | 1                     | 1              | 0              | 1              | Temperature Sensor                      | Read from temperature register.                                                |
| 1   | 1    |          | X <sub>7</sub> | <b>X</b> 6     | X <sub>5</sub>        | X <sub>4</sub> | <b>X</b> <sub>3</sub> | X <sub>2</sub> | X <sub>1</sub> | X <sub>0</sub> | Control (Read from                      | X[7:0] – MSByte                                                                |
| 1   | 1    |          | Y <sub>7</sub> | Y <sub>6</sub> | Y <sub>5</sub>        | Y <sub>4</sub> | 0                     | 0              | 0              | 0              | temperature register)                   | Y[7:4] – LSByte                                                                |



| R/Wei   D/CE   Hex   D7   D6   D5   D4   D3   D2   D1   D0   Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Com | man | d Tal | ole  |    |                |            |            |      |       |     |                     |                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|----|----------------|------------|------------|------|-------|-----|---------------------|----------------------------------------|
| O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |     |       |      | D6 | D5             | D4         | D3         | D2   | D1    | D0  | Command             | Description                            |
| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |     |       |      |    |                |            |            |      |       |     |                     | •                                      |
| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |     |       |      |    |                |            |            |      |       |     |                     | Trine Command to temperature conser    |
| O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |     |       |      |    |                |            |            |      |       |     | temperature sensor) |                                        |
| + 2 <sup>rd</sup> pointer   11 - Address   A[5:0] - Pointer Setting   B[7:0] - Poin |     | '   |       | C/   | 06 | U <sub>5</sub> | <b>O</b> 4 | <b>U</b> 3 | 02   | O1    | 00  |                     |                                        |
| A[5:0] - Pointer Setting   B[7:0] - 1* parameter   C[7:0] - 2** param           |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| B[7:0] — 1st parameter C[7:0] — 2nd parameter The command required CLKEN=1.    O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |     |       |      |    |                |            |            |      |       |     |                     | 11 – Address                           |
| B[7:0] — 1st parameter C[7:0] — 2nd parameter The command required CLKEN=1.    O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |     |       |      |    |                |            |            |      |       |     |                     | A[5:0] Pointor Cotting                 |
| C[7:0] - 2 <sup>nd</sup> parameter The command required CLKEN=1.  O 0 1D 0 0 0 1 1 1 1 1 0 1 Temperature Sensor Control (Load temperature register with temperature sensor reading)  O 0 1E 0 0 0 0 1 1 1 1 1 1 0 Reserve  O 0 1F 0 0 0 1 1 1 1 1 1 1 Reserve  O 0 20 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| The command required CLKEN=1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| D   D   D   D   D   D   D   D   D   D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| Control (Load temperature sensor reading temperature sensor reading BUSY=H for whole loading period The command required CLKEN=1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |     |       |      |    |                |            |            |      |       |     |                     | ·                                      |
| temperature register with temperature sensor reading)  0 0 1E 0 0 0 1 1 1 1 1 1 0 Reserve  0 0 1F 0 0 0 1 1 0 0 0 0 0 Master Activation  Activate Display Update Sequence Option is located at R22h  User should not interrupt this operation to avoid corruption of panel images.  0 0 21 0 0 1 0 0 0 0 0 1 Display Update  0 1 A7 0 0 A4 A3 A2 A1 A0  Display Update  Control 1  Expression used for Pattern Display which is used for display the RAM content into the Display  OLD RAM Bypass Option  A[7] = 1: Enable bypass [POR]  A[4] value will be used as for bypass.  A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0   | 0   | 1D    | 0    | 0  | 0              | 1          | 1          | 1    | 0     | 1   |                     |                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     | temperature sensor reading             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     | BUSY=H for whole loading period        |
| 0       0       1F       0       0       0       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| 0       0       1F       0       0       0       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| 0       0       20       0       1       0       0       0       0       0       Master Activation       Activate Display Update Sequence         The Display Update Sequence Option is located at R22h       User should not interrupt this operation to avoid corruption of panel images.         0       0       21       0       0       1       Display Update         0       0       1       A7       0       0       A4       A3       A2       A1       A0         0       1       A7       0       0       A4       A3       A2       A1       A0       A0       A0       A1       A0       A1       A0       A1       A2       A1       A2       A1       A2       A2       A3       A2       A3       A2       A3       A4       A3       A2       A3       A4       A3       A2       A3       A4       A3       A4       A3       A4       A3       A4       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | _   |       |      |    |                |            |            |      |       |     |                     |                                        |
| The Display Update Sequence Option is located at R22h  User should not interrupt this operation to avoid corruption of panel images.  O 0 21 0 0 1 0 0 0 0 1 Display Update  Option for Display Update Bypass Option used for Pattern Display, which is used for display the RAM content into the Display  OLD RAM Bypass option  A [7]  A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass.  A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| located at R22h  User should not interrupt this operation to avoid corruption of panel images.  O 0 21 0 0 1 0 0 0 1 Display Update  O 1 A7 0 0 A4 A3 A2 A1 A0 Control 1  OLD RAM Bypass Option A [7] A[7] = 1: Enable bypass [POR]  A[4] value will be used as for bypass.  A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0   | 0   | 20    | 0    | 0  | 1              | 0          | 0          | 0    | 0     | 0   | Master Activation   | Activate Display Update Sequence       |
| located at R22h  User should not interrupt this operation to avoid corruption of panel images.  O 0 21 0 0 1 0 0 0 1 Display Update  O 1 A7 0 0 A4 A3 A2 A1 A0 Control 1  OLD RAM Bypass Option A [7] A[7] A[7] = 1: Enable bypass [POR]  A[4] value will be used as for bypass.  A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |     |       |      |    |                |            |            |      |       |     |                     | The Display Update Sequence Option is  |
| to avoid corruption of panel images.    O   O   21   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| to avoid corruption of panel images.    O   O   21   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| 0 0 21 0 0 1 0 0 0 1 0 0 0 1 Display Update  O 1 A <sub>7</sub> 0 0 A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> Oblian for Display Update Bypass Option used for Pattern Display, which is used for display the RAM content into the Display  OLD RAM Bypass option  A [7]  A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass.  A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| O 1 A <sub>7</sub> O O A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> Control 1 Bypass Option used for Pattern Display, which is used for display the RAM content into the Display  OLD RAM Bypass option A [7] A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass. A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0   | 0   | 21    | 0    | 0  | 1              | 0          | 0          | 0    | 0     | 1   | Display Update      |                                        |
| which is used for display the RAM content into the Display  OLD RAM Bypass option A [7] A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass. A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |     |       |      |    |                |            |            |      |       |     | Control 1           |                                        |
| OLD RAM Bypass option A [7] A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass. A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |     |       | , ., |    |                | 7 14       | 7.5        | 7.12 | , , , | 7.0 |                     |                                        |
| A [7] A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass. A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |     |       |      |    |                |            |            |      |       |     |                     | content into the Display               |
| A [7] A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass. A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |     |       |      |    |                |            |            |      |       |     |                     | OLD RAM Bypass option                  |
| A[7] = 0: Disable bypass [POR]  A[4] value will be used as for bypass.  A[4] = 0 [POR]  A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |     |       |      |    |                |            |            |      |       |     |                     | A [7]                                  |
| A[4] value will be used as for bypass. A[4] = 0 [POR] A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| A[4] = 0 [POR] A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |     |       |      |    |                |            |            |      |       |     |                     | A[7] = 0: Disable bypass [POR]         |
| A[4] = 0 [POR] A[1:0] Initial Update Option - Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |     |       |      |    |                |            |            |      |       |     |                     | A[4] value will be used as for bypass. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     | A[1:0] Initial Hadata Option Source    |
| I I I I I I I I I I I I I I I I I I I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |     |       |      |    |                |            |            |      |       |     |                     | Control                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| A[1:0] GSC GSD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| 00 GS0 GS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
| 01 [POR]   GS0   GS1   10   GS1   GS0   GS1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |     |       |      |    |                |            |            |      |       |     |                     |                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     | 11 GS1 GS1                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |       |      |    |                |            |            |      |       |     |                     | 11   GS1   GS1                         |



| Com  | man  | d Tak | ole            |                |                       |                       |                       |                |                |                |                |                                                                                                                                                           |                    |
|------|------|-------|----------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| R/W# | D/C# | Hex   | D7             | D6             | D5                    | D4                    | D3                    | D2             | D1             | D0             | Command        | Description                                                                                                                                               |                    |
| 0    | 0    | 22    | 0              | 0              | 1                     | 0                     | 0                     | 0              | 1              | 0              | Display Update | Display Update Sequence (                                                                                                                                 |                    |
| 0    | 1    |       | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control 2      | Enable the stage for Master                                                                                                                               | Activation         |
|      |      |       |                |                |                       |                       |                       |                |                |                |                |                                                                                                                                                           | Parameter (in Hex) |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | Enable Clock Signal, Then Enable CP Then Load Temperature value Then Load LUT Then INIITIAL DISPLAY Then PATTERN DISPLAY Then Disable CP Then Disable OSC | FF<br>[POR]        |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | Enable Clock Signal, Then Enable CP Then Load Temperature value Then Load LUT Then PATTERN DISPLAY Then Disable CP Then Disable OSC                       | F7                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To Enable Clock Signal<br>(CLKEN=1)                                                                                                                       | 80                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To Enable Clock Signal,<br>then Enable CP<br>(CLKEN=1, CPEN=1)                                                                                            | C0                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To INITIAL DISPLAY + PATTEN<br>DISPLAY                                                                                                                    | 0C                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To INITIAL DISPLAY                                                                                                                                        | 08                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To DISPLAY PATTEN                                                                                                                                         | 04                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To Disable CP,<br>then Disable Clock Signal<br>(CLKEN=1, CPEN=1)                                                                                          | 03                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | To Disable Clock Signal (CLKEN=1)                                                                                                                         | 01                 |
|      |      |       |                |                |                       |                       |                       |                |                |                |                | Remark: CLKEN=1: If CLS=VDDIO then Enable If CLS=VSS then Enable Ex Clock CLKEN=0: If CLS=VDDIO then Disable AND INTERNAL CLOCK Signal:                   | e OSC              |
| 0    | 0    | 23    | 0              | 0              | 1                     | 0                     | 0                     | 0              | 1              | 1              | Reserve        |                                                                                                                                                           |                    |
| 0    | 0    | 24    | 0              | 0              | 1                     | 0                     | 0                     | 1              | 0              | 0              | Write RAM      | After this command, data ended be written into the RAM unticommand is written. Address will advance accordingly.                                          | il another         |
| 0    | 0    | 25    | 0              | 0              | 1                     | 0                     | 0                     | 1              | 0              | 1              | Read RAM       | After this command, data re MCU bus will fetch data from until another command is w Address pointers will advan accordingly.                              | m RAM,<br>ritten.  |
| 0    | 0    | 26    | 0              | 0              | 1                     | 0                     | 0                     | 1              | 1              | 0              | Reserve        |                                                                                                                                                           |                    |
| 0    | 0    | 27    | 0              | 0              | 1                     | 0                     | 0                     | 1              | 1              | 1              | Reserve        |                                                                                                                                                           |                    |
|      |      |       |                |                |                       |                       |                       |                |                | ·              |                |                                                                                                                                                           |                    |



| Com         | man         | d Tal | ole            |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                           |
|-------------|-------------|-------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W#        |             |       | D7             | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command             | Description                                                                                                                                                               |
| 0           | 0           | 28    | 0              | 0              | 1                     | 0              | 1                     | 0              | 0              | 0              | VCOM Sense          | Enter VCOM sensing conditions and hold for duration defined in 29h before reading VCOM value. The sensed VCOM voltage is stored in register The command required CLKEN=1. |
| 0           | 0           | 29    | 0              | 0              | 1                     | 0              | 1                     | 0              | 0              | 1              | VCOM Sense Duration | Stabling time between entering VCOM                                                                                                                                       |
| 0           | 1           |       | 0              | 0              | 0                     | 0              | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                     | sensing mode and reading acquired. VCOM sense duration = Setting + 1 Seconds 0x09(10Seconds) [POR]                                                                        |
| 0           | 0           | 2A    | 0              | 0              | 1                     | 0              | 1                     | 0              | 1              | 0              | Program VCOM OTP    | Program VCOM register into OTP                                                                                                                                            |
| 0           | 0           | 2B    | 0              | 0              | 1                     | 0              | 1                     | 0              | 1              | 1              | Reserve             |                                                                                                                                                                           |
| 0           | 0           | 2C    | 0              | 0              | 1                     | 0              | 1                     | 0              | 1              | 1              | Write VCOM register | Write VCOM register from MCU                                                                                                                                              |
| 0           | 1           |       | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                     | interface                                                                                                                                                                 |
| 0           | 0           | 2D    | 0              | 0              | 1                     | 0              | 1                     | 1              | 0              | 1              | Read OTP Registers  | Read register reading to MCU A [7:0] Spare OTP Option                                                                                                                     |
| 1           | 1           |       | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                     | B [7:0] VCOM Register                                                                                                                                                     |
| 1           | 1           |       | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub> | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                     |                                                                                                                                                                           |
| 0           | 0           | 2E    | 0              | 0              | 1                     | 0              | 1                     | 1              | 1              | 0              | Reserve             |                                                                                                                                                                           |
| 0           | 0           | 2F    | 0              | 0              | 1                     | 0              | 1                     | 1              | 1              | 1              | Reserve             | 0.75 (11)                                                                                                                                                                 |
| 0           | 0           | 30    | 0              | 0              | 1                     | 1              | 0                     | 0              | 0              | 0              | Program WS OTP      | Program OTP of Waveform Setting The contents should be written into RAM before sending this command.                                                                      |
| 0           | 0           | 31    | 0              | 0              | 1                     | 1              | 0                     | 0              | 0              | 1              | Reserve             |                                                                                                                                                                           |
| 0           | 0           | 32    | 0              | 0              | 1                     | 1              | 0                     | 0              | 1              | 0              | Write LUT register  | Write LUT register from MCU [240 bits], (excluding the VSH/VSL and Dummy bit)                                                                                             |
| 0           | 1           |       |                |                | •                     |                | •                     |                |                | •              |                     |                                                                                                                                                                           |
| 0           | 1           |       |                |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                           |
|             |             |       |                |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                           |
| 0           | 1           |       |                |                |                       |                | JT<br>ytes]           |                |                |                |                     |                                                                                                                                                                           |
|             |             |       |                |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                           |
| 0           | 0           | 33    | 0              | 0              | 1                     | 1              | 0                     | 0              | 1              | 1              | Read LUT register   | Read from LUT register [240 bits]<br>(excluding the VSH/VSL and Dummy<br>bit)                                                                                             |
| 1<br>1<br>1 | 1<br>1<br>1 |       |                |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                           |
| 1 1         | 1<br>1      |       |                |                |                       |                | JT<br>ytes]           |                |                |                |                     |                                                                                                                                                                           |
|             |             |       |                |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                           |



| Com  | man  | d Tal | ole            |                |                       |                |                       |                |                |                |                       |              |                                                    |        |
|------|------|-------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-----------------------|--------------|----------------------------------------------------|--------|
| R/W# | D/C# | Hex   | D7             | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command               | Description  | n                                                  |        |
| 0    | 0    | 34    | 0              | 0              | 1                     | 1              | 0                     | 1              | 0              | 0              | Reserve               | _            |                                                    |        |
| 0    | 0    | 35    | 0              | 0              | 1                     | 1              | 0                     | 1              | 0              | 1              | Reserve               |              |                                                    |        |
| 0    | 0    | 36    | 0              | 0              | 1                     | 1              | 0                     | 1              | 1              | 0              | Program OTP selection |              | TP Selection accordi                               |        |
| 0    | 0    | 37    | 0              | 0              | 1                     | 1              | 0                     | 1              | 1              | 1              | OTP selection Control | Write the O  | TP Selection:                                      |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | A[7]=1       | spare VCOM OTP                                     |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | A[6]         | VCOM_Status                                        |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | A[5]=1       | spare WS OTP                                       |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | A[4]         | WS_Status                                          |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       |              | eserved OTP bit. Us<br>s as Version Control        |        |
| 0    | 1    |       | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                       |              |                                                    |        |
| 0    | 0    | 38    | 0              | 0              | 1                     | 1              | 1                     | 0              | 0              | 0              | Reserve               |              |                                                    |        |
| 0    | 0    | 39    | 0              | 0              | 1                     | 1              | 1                     | 0              | 0              | 1              | Reserve               |              |                                                    |        |
| 0    | 0    | ЗА    | 0              | 0              | 1                     | 1              | 1                     | 0              | 1              | 0              | Set dummy line period | Set number   | of dummy line perio                                | od     |
| 0    | 1    |       | 0              | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                       | A[6:0]: Nun  | nber of dummy line ր<br>Gate                       | period |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | A[6:0] = 02h |                                                    |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       |              | etting 0 to 127.                                   |        |
| 0    | 0    | 3B    | 0              | 0              | 1                     | 1              | 1                     | 0              | 1              | 1              | Set Gate line width   |              | e width (TGate)                                    |        |
| 0    | 1    |       | 0              | 0              | 0                     | 0              | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | A <sub>0</sub> |                       | A[3:0] Line  | wiath in us                                        |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | A[3:0]       | TGate                                              |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0000         | 30                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0001         | 34                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0010         | 38                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0011         | 40                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0100         | 44                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0101         | 46                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0110         | 52                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 0111         | 56                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1000         | 62 [POR]                                           |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1001         | 68                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1010         | 78                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1011         | 88                                                 |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1100         | 104                                                |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1101         | 125                                                |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1110         | 156                                                |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       | 1111         | 208                                                |        |
|      |      |       |                |                |                       |                |                       |                |                |                |                       |              | efault value will give<br>uency under 22 dum<br>g. |        |



| Com  | man | d Tał | ole                   |                |                       |                       |                       |                |                |                |                      |                                                                                                                                                                                                                              |
|------|-----|-------|-----------------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|----------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W# |     |       | D7                    | D6             | D5                    | D4                    | D3                    | D2             | D1             | D0             | Command              | Description                                                                                                                                                                                                                  |
| 0    | 0   | 3C    | 0                     | 0              | 1                     | 1                     | 1                     | 1              | 0              | 0              | Border Waveform      | Select border waveform for VBD                                                                                                                                                                                               |
| 0    | 1   |       | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A4                    | 0                     | 0              | A <sub>1</sub> | A <sub>0</sub> | Control              | A [7] Follow Source at Initial Update Display A [7]=0: [POR] A [7]=1: Follow Source at Initial Update Display for VBD, A [6:0] setting are being overridden at Initial Display STAGE.  A [6] Select GS Transition/ Fix Level |
|      |     |       |                       |                |                       |                       |                       |                |                |                |                      | for VBD A [6]=0: Select GS Transition A[3:0] for VBD A [6]=1: Select FIX level Setting A[5:4] for VBD [POR]                                                                                                                  |
|      |     |       |                       |                |                       |                       |                       |                |                |                |                      | A [5:4] Fix Level Setting for VBD  A[5:4] VBD level  00 VSS  01 VSH  10 VSL  11[POR] HiZ                                                                                                                                     |
|      |     |       |                       |                |                       |                       |                       |                |                |                |                      | A [1:0] GS transition setting for VBD (Select waveform like data A[3:2] to data A[1:0])  A[1:0] GSA GSB  00 GS0 GS0  01 [POR] GS0 GS1  10 GS1 GS0                                                                            |
|      |     |       |                       |                |                       |                       |                       |                |                |                |                      | 11   GS1   GS1                                                                                                                                                                                                               |
| 0    | 0   | 3D    | 0                     | 0              | 1                     | 1                     | 1                     | 1              | 0              | 1              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 3E    | 0                     | 0              | 1                     | 1                     | 1                     | 1              | 1              | 0              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 3F    | 0                     | 0              | 1                     | 1                     | 1                     | 1              | 1              | 1              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 40    | 0                     | 1              | 0                     | 0                     | 0                     | 0              | 0              | 1              | Reserve<br>Reserve   |                                                                                                                                                                                                                              |
| 0    | 0   | 42    | 0                     | 1              | 0                     | 0                     | 0                     | 0              | 1              | 0              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 43    | 0                     | 1              | 0                     | 0                     | 0                     | 0              | 1              | 1              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 44    | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 0              | 0              | Set RAM X - address  | Specify the start/end positions of the                                                                                                                                                                                       |
| 0    | 1   | •     | 0                     | 0              | 0                     | A <sub>4</sub>        | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Start / End position | window address in the X direction by an                                                                                                                                                                                      |
| 0    | 1   |       | 0                     | 0              | 0                     | B <sub>4</sub>        | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                      | address unit<br>A[4:0]: XSA[4:0], XStart, POR = 00h<br>B[4:0]: XEA[4:0], XEnd, POR = 1Dh                                                                                                                                     |
| 0    | 0   | 45    | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 0              | 1              | Set Ram Y- address   | Specify the start/end positions of the                                                                                                                                                                                       |
| 0    | 1   |       | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Start / End position | window address in the Y direction by an address unit                                                                                                                                                                         |
| 0    | 1   |       | 0                     | 0              | 0                     | 0                     | 0                     | 0              | 0              | A <sub>8</sub> |                      | A[8:0]: YSA[8:0], YStart, POR = 000h                                                                                                                                                                                         |
| 0    | 1   |       | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub>        | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                      | B[8:0]: YEA[8:0], YEnd, POR = 13Fh                                                                                                                                                                                           |
| 0    | 1   |       | 0                     | 0              | 0                     | 0                     | 0                     | 0              | 0              | B <sub>8</sub> |                      |                                                                                                                                                                                                                              |
| 0    | 0   | 46    | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 1              | 0              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 47    | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 1              | 1              | Reserve              |                                                                                                                                                                                                                              |
| 0    | 0   | 48    | 0                     | 1              | 0                     | 0                     | 1                     | 0              | 0              | 0              | Reserve              |                                                                                                                                                                                                                              |



| Com  | man  | d Tal | ole            |                |                       |                |                       |                |                |                |                   |                                                                                                                                                                |
|------|------|-------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W# | D/C# | Hex   | D7             | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command           | Description                                                                                                                                                    |
| 0    | 0    | 49    | 0              | 1              | 0                     | 0              | 1                     | 0              | 0              | 1              | Reserve           |                                                                                                                                                                |
| 0    | 0    | 4A    | 0              | 1              | 0                     | 0              | 1                     | 0              | 1              | 0              | Reserve           |                                                                                                                                                                |
| 0    | 0    | 4B    | 0              | 1              | 0                     | 0              | 1                     | 0              | 1              | 1              | Reserve           |                                                                                                                                                                |
| 0    | 0    | 4C    | 0              | 1              | 0                     | 0              | 1                     | 1              | 0              | 0              | Reserve           |                                                                                                                                                                |
| 0    | 0    | 4D    | 0              | 1              | 0                     | 0              | 1                     | 1              | 0              | 1              | Reserve           |                                                                                                                                                                |
| 0    | 0    | 4E    | 0              | 1              | 0                     | 0              | 1                     | 1              | 1              | 0              | Set RAM X address | Make initial settings for the RAM X                                                                                                                            |
| 0    | 1    |       | 0              | 0              | 0                     | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter           | address in the address counter (AC)<br>A[4:0]: XAD[4:0], POR is 00h                                                                                            |
| 0    | 0    | 4F    | 0              | 1              | 0                     | 0              | 1                     | 1              | 1              | 1              | Set RAM Y address | Make initial settings for the RAM Y                                                                                                                            |
| 0    | 1    |       | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter           | address in the address counter (AC)                                                                                                                            |
| 0    | 1    |       | 0              | 0              | 0                     | 0              | 0                     | 0              | 0              | A <sub>8</sub> |                   | A[8:0]: YAD8:0], POR is 000h                                                                                                                                   |
| 0    | 1    | FF    | 1              | 1              | 1                     | 1              | 1                     | 1              | 1              | 1              | NOP               | This command is an empty command; it does not have any effect on the display module.  However it can be used to terminate Frame Memory Write or Read Commands. |



#### **8 Command DESCRIPTION**

# 8.1 Driver Output Control (01h)

This double byte command has multiple configurations and each bit setting is described as follows:

| R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|
| W   | 1  | MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| POR |    | 0    | 0    | 1    | 0    | 1    | 0    | 1    | 1    |
| W   | 1  |      |      |      |      |      |      |      | MUX8 |
| POR |    |      |      |      |      |      |      |      | 1    |
| W   | 1  |      |      |      |      |      | GD   | SM   | TB   |
| POR |    |      |      |      |      |      | 0    | 0    | 0    |

**MUX[8:0]:** Specify number of lines for the driver: MUX[8:0] + 1. Multiplex ratio (MUX ratio) from 16 MUX to 320MUX.

**GD:** Selects the 1st output Gate

This bit is made to match the GATE layout connection on the panel. It defines the first scanning line.

SM: Change scanning order of gate driver.

When SM is set to 0, left and right interlaced is performed.

When SM is set to 1, no splitting odd / even of the GATE signal is performed,

Output pin assignment sequence is shown as below (for 320 MUX ratio):

|        | SM=0   | SM=0   | SM=1   | SM=1   |
|--------|--------|--------|--------|--------|
| Driver | GD=0   | GD=1   | GD=0   | GD=1   |
| G0     | ROW0   | ROW1   | ROW0   | ROW160 |
| G1     | ROW1   | ROW0   | ROW160 | ROW0   |
| G2     | ROW2   | ROW3   | ROW1   | ROW161 |
| G3     | ROW3   | ROW2   | ROW161 | ROW1   |
| :      | :      | :      | :      | :      |
| G158   | ROW158 | ROW159 | ROW79  | ROW239 |
| G159   | ROW159 | ROW158 | ROW239 | ROW79  |
| G160   | ROW160 | ROW161 | ROW80  | ROW240 |
| G161   | ROW161 | ROW160 | ROW240 | ROW80  |
| :      | :      | :      | :      | :      |
| G316   | ROW316 | ROW317 | ROW158 | ROW318 |
| G317   | ROW317 | ROW316 | ROW318 | ROW158 |
| G318   | ROW318 | ROW319 | ROW159 | ROW319 |
| G319   | ROW319 | ROW318 | ROW319 | ROW159 |

See "Scan Mode Setting" on next page.

**TB**: Change scanning direction of gate driver.

This bit defines the scanning direction of the gate for flexible layout of signals in module either from up to down (TB = 0) or from bottom to up (TB = 1).



Figure 8-1: Output pin assignment on different Scan Mode Setting





# 8.2 Gate Scan Start Position (0Fh)

|   | R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|---|-----|----|------|------|------|------|------|------|------|------|
| Ī | W   | 1  | SCN7 | SCN6 | SCN5 | SCN4 | SCN3 | SCN2 | SCN1 | SCN0 |
| Ī | POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Ī | W   | 1  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | SCN8 |
| ĺ | POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

This command is to set Gate Start Position for determining the starting gate of display RAM by selecting a value from 0 to319. Figure 8-2 shows an example using this command of this command when MUX ratio= 320 and MUX ratio= 160 "ROW" means the graphic display data RAM row.

Figure 8-2: Example of Set Display Start Line with no Remapping

| i                  | MIDV or Co (OAL) AOFI     | MILIX or Co (OAL) DOF     | MUN C - (OAL) - OOFI      |
|--------------------|---------------------------|---------------------------|---------------------------|
| 0.4== 0:           | MUX ratio (01h) = 13Fh    | MUX ratio (01h) = 09Fh    | MUX ratio (01h) = 09Fh    |
| GATE Pin           | Gate Start Position (0Fh) | Gate Start Position (0Fh) | Gate Start Position (0Fh) |
|                    | = 000h<br>ROW0            | = 000h<br>ROW0            | = 050h                    |
| G0                 |                           |                           | -                         |
| G1                 | ROW1                      | ROW1                      | -                         |
| G2                 | ROW2                      | ROW2                      | -                         |
| G3                 | ROW3                      | ROW3                      | -                         |
| :                  | :                         | :                         | :                         |
| :                  | :                         | :                         | :                         |
| G78                | :                         | :                         | -                         |
| G79                | :                         | :                         | -                         |
| G80                | :                         | :                         | ROW80                     |
| G81                | :                         | :                         | ROW81                     |
| :                  | :                         | ;                         | :                         |
| :                  | :                         | :                         | :                         |
| G158               | ROW158                    | ROW158                    | :                         |
| G159               | ROW159                    | ROW159                    | :                         |
| G160               | ROW160                    | -                         | :                         |
| G161               | ROW161                    | -                         | :                         |
| :                  | :                         | :                         | :                         |
|                    | :                         | :                         | :                         |
| G238               | :                         | :                         | ROW238                    |
| G239               | :                         | :                         | ROW239                    |
| G240               | :                         | :                         | -                         |
| G241               | :                         | :                         | -                         |
|                    | :                         | :                         | :                         |
| :                  | :                         | :                         | :                         |
| G316               | ROW316                    | -                         | -                         |
| G317               | ROW317                    | -                         | -                         |
| G318               | ROW318                    | -                         | -                         |
| G319               | ROW319                    | -                         | -                         |
| Display<br>Example | SOLOMON                   |                           | SOLOMON                   |



#### 8.3 Data Entry Mode Setting (11h)

This command has multiple configurations and each bit setting is described as follows:

| R/W | DC | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 1  |     |     |     |     |     | AM  | ID1 | ID0 |
| POR |    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   |

**ID[1:0]:** The address counter is automatically incremented by 1, after data is written to the RAM when ID[1:0] = "01". The address counter is automatically decremented by 1, after data is written to the RAM when ID[1:0] = "00". The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address. The direction of the address when data is written to the RAM is set by AM bits.

**AM:** Set the direction in which the address counter is updated automatically after data are written to the RAM. When AM = "0", the address counter is updated in the X direction. When AM = "1", the address counter is updated in the Y direction. When window addresses are selected, data are written to the RAM area specified by the window addresses in the manner specified with ID[1:0] and AM bits.









#### 8.4 Set RAM X - Address Start / End Position (44h)

| R/W | DC  | IB7 | IB6 | IB5 | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|-----|-----|-----|-----|------|------|------|------|------|
| W   | 1   |     |     |     | XSA4 | XSA3 | XSA2 | XSA1 | XSA0 |
| PC  | POR |     | 0   | 0   | 0    | 0    | 0    | 0    | 0    |
| W   | 1   |     |     |     | XEA4 | XEA3 | XEA2 | XEA1 | XEA0 |
| PC  | POR |     | 0   | 0   | 1    | 1    | 1    | 0    | 1    |

**XSA[4:0]/XEA[4:0]:** Specify the start/end positions of the window address in the X direction by 8 times address unit. Data is written to the RAM within the area determined by the addresses specified by XSA [4:0] and XEA [4:0]. These addresses must be set before the RAM write.

It allows on XEA [4:0]  $\leq$  XSA [4:0]. The settings follow the condition on 00h  $\leq$  XSA [4:0], XEA [4:0]  $\leq$  1Dh. The windows is followed by the control setting of Data Entry Setting (R11h)

#### 8.5 Set RAM Y - Address Start / End Position (45h)

| R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|
| W   | 1  | YSA7 | YSA6 | YSA5 | YSA4 | YSA3 | YSA2 | YSA1 | YSA0 |
| POR | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| W   | 1  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | YSA8 |
| PC  | DR | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| W   | 1  | YEA7 | YEA6 | YEA5 | YEA4 | YEA3 | YEA2 | YEA1 | YEA0 |
| PC  | )R | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 1    |
| W   | 1  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | YEA8 |
| POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |

**YSA[8:0]/YEA[8:0]:** Specify the start/end positions of the window address in the Y direction by an address unit. Data is written to the RAM within the area determined by the addresses specified by YSA [8:0] and YEA [8:0]. These addresses must be set before the RAM write.

It allows YEA [8:0]  $\leq$  YSA [8:0]. The settings follow the condition on 00h  $\leq$  YSA [8:0], YEA [8:0]  $\leq$  13Fh. The windows is followed by the control setting of Data Entry Setting (R11h)

#### 8.6 Set RAM Address Counter (4Eh-4Fh)

| Reg# | R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|------|-----|----|------|------|------|------|------|------|------|------|
| 4Eh  | W   | 1  |      |      |      | XAD4 | XAD3 | XAD2 | XAD1 | XAD0 |
| 4611 | POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 4Fh  | W   | 1  | YAD7 | YAD6 | YAD5 | YAD4 | YAD3 | YAD2 | YAD1 | YAD0 |
| 4611 | PC  | )R | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 4Fh  | W   | 1  |      |      |      |      |      |      |      | YAD8 |
| 460  | PC  | )R |      |      |      |      |      |      |      | 0    |

**XAD[4:0]:** Make initial settings for the RAM X address in the address counter (AC). **YAD[8:0]:** Make initial settings for the RAM Y address in the address counter (AC).

After RAM data is written, the address counter is automatically updated according to the settings with AM, ID bits and setting for a new RAM address is not required in the address counter. Therefore, data is written consecutively without setting an address. The address counter is not automatically updated when data is read out from the RAM. RAM address setting cannot be made during the standby mode. The address setting should be made within the area designated with window addresses which is controlled by the Data Entry Setting (R11h) {AM, ID[1:0]}; RAM Address XStart / XEnd Position (R44h) and RAM Address Ystart / Yend Position (R45h). Otherwise undesirable image will be displayed on the Panel.



# Typical Operating Sequence

# 9.1 Normal Display

| Sequence | Action by | Command | Action Description                                                                                                                                        | Remark |
|----------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 1        | User      | -       | Power on (VCI supply);                                                                                                                                    |        |
| 2        | User      | -       | HW Reset                                                                                                                                                  |        |
|          | IC        |         | After HW reset, the IC will have<br>Registers load with POR value<br>Ready for command input<br>VCOM register loaded with OTP value<br>IC enter idle mode |        |
| 3        | i         | -       | Send initial code to driver including setting of                                                                                                          |        |
|          | User      | C 01    | Command: Panel configuration (MUX, Source gate scanning direction)                                                                                        |        |
|          | User      | C 03    | Command: VGH, VGL voltage                                                                                                                                 |        |
|          | User      | C 04    | Command: VSH / VSL voltage                                                                                                                                |        |
|          | User      | C 3A    | Command: Set dummy line pulse period                                                                                                                      |        |
|          | User      | C 3B    | Command: Set Gate line width                                                                                                                              |        |
|          | User      | C 3C    | Command: Select Border waveform                                                                                                                           |        |
| 4        |           | -       | Data operations                                                                                                                                           |        |
|          | User      | C 11    | Command: Data Entry mode                                                                                                                                  |        |
|          | User      | C 44    | Command: X RAM address start /end                                                                                                                         |        |
|          | User      | C 45    | Command: Y RAM address start /end                                                                                                                         |        |
|          | User      | C 4E    | Command: RAM X address counter                                                                                                                            |        |
|          | User      | C 4F    | Command: RAM Y address counter                                                                                                                            |        |
|          | User      | C 24    | Command: write display data to RAM                                                                                                                        |        |
|          |           |         | Ram Content for Display                                                                                                                                   |        |
| 5        | User      | C 22    | Command: Display Update Control 2                                                                                                                         |        |
|          | User      | C 20    | Command: Master Activation                                                                                                                                |        |
|          | IC        | -       | Booster and regulators turn on                                                                                                                            |        |
|          | IC        | -       | Load temperature register with sensor reading                                                                                                             |        |
|          | IC        | -       | Load LUT register with corresponding waveform setting stored in OTP)                                                                                      |        |
|          | IC        | -       | Send output waveform according initial update option                                                                                                      |        |
|          | IC        | -       | Send output waveform according to data                                                                                                                    |        |
|          | IC        | -       | Booster and Regulators turn off                                                                                                                           |        |
|          | IC        | -       | Back to idle mode                                                                                                                                         |        |
| 6        | User      | -       | IC power off;                                                                                                                                             |        |

OTP Selection bit:
Set on R37h, and read from R2Dh, A[7:6] used for VCOM and A[5:4] used for OTP

| A[7:6] / [5:4] | Description                                                                            |
|----------------|----------------------------------------------------------------------------------------|
| 00             | It indicates fresh device, OTP read and program would be made on Default OTP set       |
|                | User required setting and programming the bits into 01.                                |
| 01             | It indicates default OTP programmed device, OTP read would be made on Default OTP set. |
|                | User require setting and programming the bits into 11                                  |
| 11             | It indicates SPARE OTP programmed device, only OTP read would be made on SPARE         |
|                | OTP set.                                                                               |
|                | User should stop the OTP programming if 11 is found at OTP checking stage              |



# 9.2 VCOM OTP Program

| •  | Action<br>by | Command              | Action Description                                                                                | Remark                        |
|----|--------------|----------------------|---------------------------------------------------------------------------------------------------|-------------------------------|
|    | User         | -                    | Power on (VCI and VPP supply)                                                                     |                               |
| 2  | User         | -                    | HW Reset                                                                                          |                               |
| 3  | User         | C 2D                 | Check whether the IC status and determine whether<br>"default" or "spare" OTP should be used      |                               |
| 4  | User         |                      | If the IC had been OTP twice (both default and spare had been used up). The operation should stop |                               |
| 5  | User         | C 37                 | Proceed OTP sequence. Command: Indicate which OTP location to be use (default or spare)           | OTP selection register        |
|    | User         | C 22<br>D 80<br>C 20 | Command: CLKEN=1                                                                                  |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
| 6  | User         | C 36                 | Program OTP selection register                                                                    |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
|    | User         | -                    | Power OFF (VPP supply)                                                                            |                               |
| 7  |              | -                    | Send initial code to driver including setting of (or leave as POR)                                | VCOM sensing should have same |
|    | User         | C 01                 | Command: Panel configuration (MUX, Source gate scanning direction)                                | setting during application    |
|    | User         | C 03                 | Command: VGH, VGL voltage                                                                         |                               |
|    | User         | C 04                 | Command: VSH / VSL voltage                                                                        |                               |
|    | User         | C 3A                 | Command: Set dummy line pulse period                                                              |                               |
|    | User         | C 32                 | VCOM sense required full set of LUT for operation, USER required writing LUT in register 32h      |                               |
|    |              | -                    | LUT parameter                                                                                     |                               |
|    | User         | C 22<br>D 40<br>C 20 | Command: Booster on and High voltage ready                                                        |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
| 8  | User         | C 28                 | Command: Enter VCOM sensing mode                                                                  |                               |
|    | IC           | -                    | VCOM pin in sensing mode                                                                          |                               |
|    | IC           | -                    | All Source cell have VSS output                                                                   |                               |
|    |              |                      | All Gate scanning continuously                                                                    |                               |
|    | IC           | -                    | Wait for 10s                                                                                      | According to R29h             |
|    | IC           | -                    | Detect VCOM voltage and store in register                                                         |                               |
|    | IC           | -                    | All Gate Stop Scanning.                                                                           |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
| 9  | User         | C 22<br>D 02<br>C 20 | Command: Booster and High voltage disable                                                         |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
|    | User         | -                    | Power On (VPP supply)                                                                             |                               |
| 10 | User         | C 2A                 | Command: VCOM OTP program                                                                         |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
| 11 | User         | C 22<br>D 01         | Command: CLKEN=0                                                                                  |                               |
|    | l log :      | C 20                 | Mait mail DLICV                                                                                   |                               |
|    | User         | -                    | Wait until BUSY = L                                                                               |                               |
| 12 | User         | -                    | IC power off (VCI and VPP Supply)                                                                 |                               |



# 9.3 WS OTP Program

| Sequence | Action by | Command                      | Action Description                                                                                | Remark                 |
|----------|-----------|------------------------------|---------------------------------------------------------------------------------------------------|------------------------|
| 1        | User      | -                            | Power on (VCI supply)                                                                             |                        |
| 2        | User      | -                            | Power on (VPP supply)                                                                             |                        |
| 3        | User      | -                            | HW Reset                                                                                          |                        |
| 4        | User      | C 2D                         | Check whether the IC status and determine whether<br>"default" or "spare" OTP should be used      |                        |
| 5        | User      |                              | If the IC had been OTP twice (both default and spare had been used up). The operation should stop |                        |
| 6        | User      | C 37                         | Proceed OTP sequence. Command: Indicate which OTP location to be use (default or spare)           | OTP selection register |
|          | User      | C 22<br>D 80<br>C 20         | Command: CLKEN=1                                                                                  |                        |
|          | User      | -                            | Wait BUSY = L                                                                                     |                        |
| 7        | User      | C 36                         | Program OTP selection register                                                                    |                        |
|          | User      | -                            | Wait BUSY = L                                                                                     |                        |
| 8        | User      | C 24                         | Write corresponding data into RAM                                                                 |                        |
|          |           |                              | Following specific format                                                                         |                        |
|          |           |                              | Write into RAM                                                                                    |                        |
|          |           |                              | Full LUT (11 entries + Temperature range) must be written at the same time                        |                        |
|          | User      | C 4E<br>D 00<br>C 4F<br>D 00 | Command: Initial Ram address counter                                                              |                        |
| 9        | User      | C 30                         | Waveform Setting OTP programming                                                                  |                        |
|          | IC        | -                            | BUSY pin pull H                                                                                   |                        |
|          | IC        | -                            | Check the OTP Selection                                                                           |                        |
|          | IC        | -                            | IC control OTP programming time, and transfer data to selected OTP                                |                        |
|          | IC        | -                            | BUSY pin pull L                                                                                   |                        |
|          | User      | -                            | Wait BUSY = L                                                                                     |                        |
| 10       | User      | C 22<br>D 01<br>C 20         | Command: CLKEN=0                                                                                  |                        |
|          | User      | -                            | Wait BUSY = L                                                                                     |                        |
| 11       | User      | -                            | IC power off                                                                                      |                        |
|          |           | ı                            | 1 .                                                                                               | L                      |



#### 10 MAXIMUM RATINGS

**Table 10-1: Maximum Ratings** 

| Symbol           | Parameter                   | Rating                         | Unit |
|------------------|-----------------------------|--------------------------------|------|
| Vcı              | Logic supply voltage        | -0.5 to +4.0                   | V    |
| VIN              | Logic Input voltage         | -0.5 to V <sub>DDIO</sub> +0.5 | V    |
| Vouт             | Logic Output voltage        | -0.5 to V <sub>DDIO</sub> +0.5 | V    |
| Topr             | Operation temperature range | -40 to +85                     | °C   |
| T <sub>STG</sub> | Storage temperature range   | -65 to +150                    | °C   |

Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description section

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.



# 11 ELECTRICAL CHARACTERISTICS

The following specifications apply for: VSS=0V, VCI=3.0V, VDD=1.8V,  $T_{\text{OPR}}$ =25°C.

Table 11-1: DC Characteristics

| Symbol           | Parameter                      | Test Condition                                                                                                                                             | Applicable pin                                                      | Min.                 | Тур. | Max.                 | Unit |
|------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|------|----------------------|------|
| Vcı              | VCI operation voltage          |                                                                                                                                                            | VCI                                                                 | 2.4                  | 3.0  | 3.7                  | V    |
| $V_{DD}$         | VDD operation voltage          |                                                                                                                                                            | VDD                                                                 | 1.7                  | 1.8  | 1.9                  | V    |
| Vсом             | VCOM output voltage            |                                                                                                                                                            | VCOM                                                                | -4.0                 |      | -0.2                 | V    |
| VGATE            | Gate output voltage            |                                                                                                                                                            | G0-319                                                              | -20                  |      | +22                  | V    |
| VGATE(p-p)       | Gate output peak to peak       |                                                                                                                                                            | G0-319                                                              |                      |      | 42                   | V    |
| V OATE(p p)      | voltage                        |                                                                                                                                                            | 00 010                                                              |                      |      | 72                   | V    |
| Vsн              | Positive Source output voltage |                                                                                                                                                            | S0-239                                                              | +10                  |      | +17                  | V    |
| VsL              | Negative Source output voltage |                                                                                                                                                            | S0-239                                                              |                      | -VSH |                      | V    |
| ViH              | High level input voltage       |                                                                                                                                                            | D[7:0], CS#,                                                        | $0.8V_{DDIO}$        |      |                      | V    |
| V <sub>IL</sub>  | Low level input voltage        |                                                                                                                                                            | R/W#, D/C#, E,<br>RES#, CLS,<br>M/S#, CL,<br>BS[2:0], TSDA,<br>TSCL |                      |      | 0.2V <sub>DDIO</sub> | V    |
| Vон              | High level output voltage      | IOH = -100uA                                                                                                                                               | D[7:0], BUSY,                                                       | 0.9V <sub>DDIO</sub> |      |                      | V    |
| Vol              | Low level output voltage       | IOL = 100uA                                                                                                                                                | CL, TSDA,<br>TSCL                                                   |                      |      | 0.1V <sub>DDIO</sub> | V    |
| $V_{PP}$         | OTP Program voltage            |                                                                                                                                                            | VPP                                                                 |                      | 7.5  |                      | V    |
| Idslp_VCI        | Deep Sleep mode current        | VCI=3.7V<br>DC/DC OFF<br>No clock<br>No output load<br>Ram data not retain                                                                                 | Vcı                                                                 |                      | 2    | 5                    | uA   |
| Islp_VCI         | Sleep mode current             | VCI=3.7V<br>DC/DC OFF<br>No clock<br>No output load<br>Ram data retain                                                                                     | VCI                                                                 |                      | 35   | 50                   | uA   |
| lopr_VCI         | Operating current              | VCI=3.0V DC/DC on VGH=22V VGL=-20V VSH=15V VSL=-15V VCOM = -2V No waveform transitions. No loading. No RAM read/write No OTP read /write Osc on Bandgap on | VCI                                                                 |                      | 2000 |                      | uA   |
| V <sub>G</sub> H | Operating Mode Output Voltage  | VCI=3.0V<br>DC/DC on                                                                                                                                       | VGH                                                                 | 21                   | 22   | 23                   | V    |





| Symbol                                | Parameter | Test Condition           | Applicable pin   | Min.  | Тур. | Max.  | Unit                                  |
|---------------------------------------|-----------|--------------------------|------------------|-------|------|-------|---------------------------------------|
| VsH                                   |           | VGH=22V                  | VSH              | 14.5  | 15   | 15.5  | V                                     |
|                                       |           | VGL=-20V                 |                  |       |      |       |                                       |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | _         | VSH=15V                  | \(\(\text{OOM}\) | 0.5   | 0    | 4.5   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| $V_{COM}$                             |           | VSL=-15V                 | VCOM             | -2.5  | -2   | -1.5  | V                                     |
|                                       |           | VCOM = -2V               |                  |       |      |       |                                       |
| V <sub>SL</sub>                       |           | No waveform transitions. | VSL              | -15.5 | -15  | -14.5 | V                                     |
|                                       |           | No loading.              |                  |       |      |       |                                       |
|                                       |           | Osc on                   |                  |       |      |       |                                       |
| $V_{GL}$                              |           | Bandgap on               | VGL              | -21   | -20  | -19   | V                                     |

### **Table 11-2: Regulators Characteristics**

| Symbol | Parameter    | Test Condition | Applicable pin | Min. | Тур. | Max. | Unit |
|--------|--------------|----------------|----------------|------|------|------|------|
| IVGH   | VGH current  | VGH = 22V      | VGH            |      |      | 400  | uA   |
| IVGL   | VGL current  | VGL = -20V     | VGL            |      |      | 600  | uA   |
| IVSH   | VSH current  | VSH = +15V     | VSH            |      |      | 4000 | uA   |
| IVSL   | VSL current  | VSL = -15V     | VSL            |      |      | 4000 | uA   |
| IVCOM  | VCOM current | VCOM = -2V     | VCOM           |      |      | 100  | uA   |



# 12 AC CHARACTERISTICS

## 12.1 Oscillator frequency

The following specifications apply for: VSS=0V, VCI=3.0V, VDD=1.8V,  $T_{\text{OPR}}$ =25°C.

Table 12-1: Oscillator Frequency

| Symbol | Parameter                     |                 | Applicable pin | Min. | Тур. | Max. | Unit |
|--------|-------------------------------|-----------------|----------------|------|------|------|------|
|        | Internal Oscillator frequency | VCI=2.4 to 3.7V | CL             | 0.95 | 1    | 1.05 | MHz  |



# 12.2 Interface Timing

### 12.2.1 MCU 6800-Series Parallel Interface

Table 12-2: 6800-Series MCU Parallel Interface Timing Characteristics

 $(V_{DDIO} - V_{SS} = 2.4V \text{ to } 3.7V, T_{OPR} = 25^{\circ}C, C_{L}=20pF)$ 

| Symbol             | Parameter                                                                | Min       | Тур | Max | Unit |
|--------------------|--------------------------------------------------------------------------|-----------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                                                         | 300       | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                                                       | 0         | -   | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                                                        | 0         | -   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                                                    | 40        | -   | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                                                     | 7         | -   | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                                                      | 20        | -   | -   | ns   |
| tон                | Output Disable Time                                                      | -         | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                                                              | -         | -   | 140 | ns   |
| PWcsL              | Chip Select Low Pulse Width (read) Chip Select Low Pulse Width (write)   | 120<br>60 | -   | -   | ns   |
| PWcsh              | Chip Select High Pulse Width (read) Chip Select High Pulse Width (write) | 60<br>60  | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time [20% ~ 80%]                                                    | -         | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time [20% ~ 80%]                                                    | -         | -   | 15  | ns   |

Figure 12-1: MCU 6800-series parallel interface characteristics





#### 12.2.2 MCU 8080-Series Parallel Interface

Table 12-3: MCU 8080-Series Parallel Interface Timing Characteristics

 $(V_{DDIO} - V_{SS} = 2.4V \text{ to } 3.7V, T_{OPR} = 25^{\circ}C, C_{L}=20pF)$ 

| Symbol             | Parameter                            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 10  | -   | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                    | 0   | -   | 1   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                | 40  | -   | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 7   | -   | 1   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | -   | 1   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | -   | 140 | ns   |
| t <sub>PWLR</sub>  | Read Low Time                        | 120 | -   | ı   | ns   |
| t <sub>PWLW</sub>  | Write Low Time                       | 60  | -   | -   | ns   |
| t <sub>PWHR</sub>  | Read High Time                       | 60  | -   | -   | ns   |
| t <sub>PWHW</sub>  | Write High Time                      | 60  | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time [20% ~ 80%]                | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time [20% ~ 80%]                | -   | -   | 15  | ns   |
| t <sub>CS</sub>    | Chip select setup time               | 0   | -   | -   | ns   |
| t <sub>CSH</sub>   | Chip select hold time to read signal | 0   | -   | -   | ns   |
| t <sub>CSF</sub>   | Chip select hold time                | 20  | -   | -   | ns   |

Figure 12-2: 8080-series parallel interface characteristics (Form 1)



Figure 12-3: 8080-series parallel interface characteristics (Form 2)





# 12.2.3 Serial Peripheral Interface

Table 12-4 : Serial Peripheral Interface Timing Characteristics

 $(V_{DDIO} - V_{SS} = 2.4V \text{ to } 3.7V, T_{OPR} = 25^{\circ}C, C_{L}=20pF)$ 

| Symbol           | Parameter              | Min | Тур | Max | Unit |
|------------------|------------------------|-----|-----|-----|------|
| tcycle           | Clock Cycle Time       | 250 | -   | -   | ns   |
| tas              | Address Setup Time     | 150 | -   | -   | ns   |
| t <sub>AH</sub>  | Address Hold Time      | 150 | -   | -   | ns   |
| tcss             | Chip Select Setup Time | 120 | -   | -   | ns   |
| tcsH             | Chip Select Hold Time  | 60  | -   | -   | ns   |
| t <sub>DSW</sub> | Write Data Setup Time  | 50  | -   | -   | ns   |
| t <sub>DHW</sub> | Write Data Hold Time   | 15  | -   | -   | ns   |
| tclkl            | Clock Low Time         | 100 | -   | -   | ns   |
| tclkh            | Clock High Time        | 100 | -   | -   | ns   |
| t <sub>R</sub>   | Rise Time [20% ~ 80%]  | -   | -   | 15  | ns   |
| t <sub>F</sub>   | Fall Time [20% ~ 80%]  | -   | -   | 15  | ns   |

Figure 12-4 : Serial peripheral interface characteristics







### 13 APPLICATION CIRCUIT

Figure 13-1 : Booster Connection Diagram





Figure 13-2: Typical application diagram with SPI interface





Table 13-1: Reference Component Value

|           | referice Component value | T                |                |                     |
|-----------|--------------------------|------------------|----------------|---------------------|
| Part Name | Value                    | Max Volt. Rating | Pins Connected | MAX COG ITO         |
|           |                          | [ln V]           |                | resistance [in Ohm] |
| C0        | 1uF                      | 6                | VCI, VDDIO,    | 5                   |
|           |                          |                  | VSS            |                     |
| C1        | 1uF                      | 6                | VDD, VSS       | 30                  |
| C2        | 1uF                      | 50               | PREVGH         | 5                   |
| C3        | 4.7uF                    | 50               | L1 and D2/D3   | NA                  |
| C4        | 1uF                      | 50               | PREVGL         | 5                   |
| C5        | 1uF                      | 25               | VGH            | 10                  |
| C6        | 1uF                      | 25               | VSH            | 5                   |
| C7        | 1uF                      | 25               | VGL            | 10                  |
| C8        | 1uF                      | 25               | VSL            | 5                   |
| C9        | 1uF                      | 6                | VCOM           | 5                   |
| C10       | 10uF                     | 6                | VCI [Booster]  | NA                  |
| C11       | 4.7uF                    | 50               | PREVGL         | NA                  |
|           |                          |                  | [Booster]      |                     |
| C12       | 1uF                      | 50               | PREVGH         | NA                  |
|           |                          |                  | [Booster]      |                     |
| C71       | 1uF                      | 6                | VCI [LM75A]    | NA                  |
|           |                          |                  |                |                     |
| L1        | 47uH                     |                  |                |                     |
| Q1        | NMOS [Vishay: Si1304BDL] |                  | GDR, RESE      | 5                   |
| D1        | Diode [OnSemi: MBR0530]  |                  | PREVGH         | NA                  |
| D2        | Diode [OnSemi: MBR0530]  |                  |                | NA                  |
| D3        | Diode [OnSemi: MBR0530]  |                  | PREVGL, VSS    | NA                  |
| R1        | 2.2 Ohm                  |                  | RESE           | 5                   |
|           |                          |                  |                |                     |
| R11       | 2.2kOhm                  |                  |                | NA                  |
| R12       | 2.2kOhm                  |                  |                | NA                  |
| U3        | LM75A                    |                  |                | NA                  |
|           |                          |                  |                |                     |

Remark: The Reference component value based on Command 0x0C, Data 0xCF,Data 0xCE,Data 0x8D sent before master activation [Command 0x20]



### 14 PACKAGE INFORMATION

#### 14.1 DIE TRAY DIMENSIONS

Figure 14-1 IL3820C0 die tray information

