# IC Design Contest Local Binary Patterns

王偉丞 E94071217

國立成功大學工程科學系

### gray\_addr:



reset 後, gray\_addr 設為 0, 之後開始加 128 或減 255, 一直做下去。



gray\_addr 波形圖

## 存取 gray\_data 之方式:

宣告 g0~g7 及 gc 之暫存器,存取九宮格內之 gray\_data。當九宮格之暫存器存滿時就會開始左移。

## lbp\_data:

此訊號會跟著時脈正緣做改變,將  $gc \rightarrow g0 \sim g7$  做比較,算出  $lbp\_data$ ,但是隨著時脈做變動,一定會有錯誤之  $lbp\_data$ ,所以需要控制  $lbp\_valid$  來確保 Host 接收到對的資料。

## lbp\_addr:

最一開始要讓  $g0\sim g7$ 、gc 暫存器都存取好資料並比較出  $lbp\_data$  後才能開始改變  $lbp\_addr$  的值,所以我設置了一個  $ctrl\_lbp\_data$  訊號,當此訊號拉高時,lbp addr 才能改變。

改變的方式為過3個 cycle 就加一(用 count 控制),但這樣會有邊界值, 所以也需要 lbp\_valid 確保 Host 接收到對的資料。



## 1bp\_valid:

為了要取到對的 lbp\_data, 所以當 count%3==0 時, lbp\_valid 才能拉高。 然後要避免取到邊界的 lbp\_addr, 所以 lbp\_addr%128==0 或 127 時, lbp\_valid 要設為 low。



橘線部分為負緣時 Host 端接收到正確之 lbp\_addr 及 lbp\_data。

#### finish:

當 lbp addr==16254 且 lbp valid 為 high 時, finish 拉高。

# 模擬結果

#### RTL Simulation:

```
Output pixel: 0 ~
                          3000 are correct!
Output pixel: 0 ~
                          4000 are correct!
Output pixel: 0 ~
                          5000 are correct!
Output pixel: 0 ~
                          6000 are correct!
Output pixel: 0 ~
                          7000 are correct!
Output pixel: 0 ~
                          8000 are correct!
Output pixel: 0 ~
                          9000 are correct!
Output pixel: 0 ~
                         10000 are correct!
Output pixel: 0 ~
                         11000 are correct!
Output pixel: 0 ~
                         12000 are correct!
Output pixel: 0 ~
                         13000 are correct!
Output pixel: 0 ~
                         14000 are correct!
Output pixel: 0 ~
                         15000 are correct!
Output pixel: 0 ~
                         16000 are correct!
Output pixel: 0 ~
                         16383 are correct!
Congratulations! All data have been generated successfully!
       -----PASS-----
Simulation complete via $finish(1) at time 604900 NS + 0 ./testfixture.v:128 #(`CYCLE/2); $finish;
```

#### Gate level 合成:

| Des/Clust/Port                                                                                                                                                                                                                 | Wire Load Model                 | Library                                                                              |                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------|
| LBP                                                                                                                                                                                                                            | tsmc13_wl10                     | slow                                                                                 |                                                |
| Point                                                                                                                                                                                                                          |                                 | Incr                                                                                 | Path                                           |
| clock clk (rise eclock network delcount_reg[2]/CK (I COUNT_reg[2]/C) (DI U396/Y (ANDZX1) U387/Y (MXIZX1) U386/Y (MXIZX1) U388/Y (OAIZBBIX1 U388/Y (OAIZBBIX1 U388/Y (NXIZX1) U270/Y (NORZX1) U371/Y (CLKBUFX3) U272/Y (NORZX1) | oy (ideal)<br>DFFRX1)<br>=FRX1) | 0.00<br>0.50<br>0.00<br>1.04<br>0.44<br>0.59<br>0.42<br>0.61<br>0.43<br>0.60<br>0.42 | 4.03 r<br>4.64 r<br>5.06 f<br>5.51 f<br>6.34 r |
| U373/Y (CLKBUFX3)<br>g3_reg[0]/E (EDFFX1)<br>data arrival time                                                                                                                                                                 |                                 | 0.86<br>0.00                                                                         | 7.19 r<br>7.19 r<br>7.19                       |
| clock clk (rise e<br>clock network del<br>clock uncertainty<br>g3_reg[0]/CK (EDFI<br>library setup tim<br>data required tim                                                                                                    | ay (ideal)<br>FX1)<br>e         | 10.00<br>0.50<br>-0.10<br>0.00<br>-0.65                                              |                                                |
| data required time<br>data arrival time                                                                                                                                                                                        |                                 |                                                                                      | 9.75<br>-7.19                                  |
| slack (MET)                                                                                                                                                                                                                    |                                 |                                                                                      | 2.56                                           |

timing path area

#### Gate level Simulation:

```
Output pixel: 0 ~
                          3000 are correct!
Output pixel: 0 ~
                          4000 are correct!
Output pixel: 0 ~
                          5000 are correct!
Output pixel: 0 ~
                          6000 are correct!
Output pixel: 0 ~
                          7000 are correct!
Output pixel: 0 ~
                          8000 are correct!
Output pixel: 0 ~
                          9000 are correct!
Output pixel: 0 ~
                         10000 are correct!
Output pixel: 0 ~
                         11000 are correct!
Output pixel: 0 ~
                         12000 are correct!
Output pixel: 0 ~
                         13000 are correct!
Output pixel: 0 ~
                         14000 are correct!
Output pixel: 0 \sim
                         15000 are correct!
Output pixel: 0 ~
                         16000 are correct!
                         16383 are correct!
Congratulations! All data have been generated successfully!
 -----PASS-----
Simulation complete via $finish(1) at time 604887500 PS + 0
./testfixture.v:128 #(`CYCLE/2); $finish;
ncsim> exit
```

 $604887.5 \text{ ns} * 7023.84 = 4.24*10^9 < 1.2*10^{10}$