

## Getting started with STM32L5 Series hardware development

## Introduction

This socument is addressed to system designers who require an overview of the hardware implementation of the development board features, such as power supply, clock management, reset control, boot mode settings, and debug management.

It shows how to use the STM32L5 Series MCUs, and describes the minimum hardware resources required to develop an application using these devices.

Detailed reference design schematics are also provided, with the descriptions of the main components, interfaces and modes.



## 1 General information

The STM32L5 Series are Arm<sup>®</sup>-based devices.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

AN5211 - Rev 2 page 2/40



## 2 Power supplies management

## 2.1 Power supplies

The STM32L5 Series devices require a 1.71 to 3.6 V operating voltage supply ( $V_{DD}$ ). Several independent supplies ( $V_{DDA}$ ,  $V_{DDIO2}$ ,  $V_{DDUSB}$ ,  $V_{LCD}$ ,  $V_{DDDSI}$ ) can be provided for specific peripherals:

V<sub>DD</sub> = 1.71 to 3.6 V

V<sub>DD</sub> is the external power supply for the I/Os, the internal regulator and the system analog such as reset, power management, and internal clocks. It is provided externally through VDD pins.

•  $V_{DD12} = 1.05 \text{ to } 1.32 \text{ V}$ 

V<sub>DD12</sub> is the external power supply bypassing the internal regulator when connected to an external SMPS. It is provided externally through VDD12 pins, available only on packages with the external SMPS supply option. It does not need any external capacitance, and cannot drive an external load.

V<sub>DDA</sub> = 1.62 (ADCs/COMPs) / 1.8 (DACs/OPAMPs) / 2.4 (VREFBUF) to 3.6 V
 V<sub>DDA</sub> is the external analog power supply for A/D and D/A converters, voltage reference buffer, operational

amplifiers, and comparators. The  $V_{DDA}$  voltage level is independent from the  $V_{DD}$  voltage.

V<sub>DDUSB</sub> = 3.0 to 3.6 V (USB used)

 $V_{DDUSB}$  is the external independent power supply for USB transceivers. The  $V_{DDUSB}$  voltage level is independent from the  $V_{DD}$  voltage.

V<sub>DDIO2</sub> = 1.08 to 3.6 V

 $V_{DDIO2}$  is the external power supply for fourteen I/Os (Port G[15:2]). The  $V_{DDIO2}$  voltage level is independent from the  $V_{DD}$  voltage.

Note: When the functions supplied by  $V_{DDA}$ ,  $V_{DDIO2}$ , or  $V_{DDUSB}$  are not used, short these supplies to  $V_{DD}$ .

Note: On small packages,  $V_{DDA}$ ,  $V_{DDIO2}$ , or  $V_{DDUSB}$  independent power supplies may be not present as a dedicated pin, and are internally bonded to  $V_{DD}$ .

V<sub>RAT</sub> = 1.55 V to 3.6 V

 $V_{BAT}$  is the power supply for RTC, external clock 32 kHz oscillator, and backup registers (through power switch) when  $V_{DD}$  is not present.

V<sub>REF-</sub>, V<sub>REF+</sub>

V<sub>REF+</sub> is the input reference voltage for ADCs and DACs. It is also the output of the internal voltage reference buffer, when enabled.

When  $V_{DDA} < 2 \text{ V}$ ,  $V_{REF+}$  must be equal to  $V_{DDA}$ . When  $V_{DDA} \ge 2 \text{ V}$ ,  $V_{REF+}$  must be between 2 V and  $V_{DDA}$ .  $V_{REF+}$  can be grounded when ADC and DAC are not active.

The internal voltage reference buffer supports two output voltages, configured with VRS bit in the VREF\_CSR register:

 $V_{REF+} \sim 2.048 \ V\!:$  this requires  $V_{DDA}$  equal to or higher than 2.4 V.

 $V_{REF+} \sim 2.5 \text{ V}$ : this requires  $V_{DDA}$  equal to or higher than 2.8 V.

VREF- and VREF+ pins are not available on all packages. When not available, they are bonded to  $V_{SSA}$  and  $V_{DDA}$ , respectively.

When the  $V_{REF+}$  is double-bonded with  $V_{DDA}$  in a package, the internal voltage reference buffer is not available and must be kept disabled (refer to datasheet for packages pinout description).

V<sub>REF</sub> must always be equal to V<sub>SSA</sub>.

V<sub>DDSMPS</sub> = 2.0 to 3.6 V

V<sub>DDSMPS</sub> is the external power supply for the SMPS step-down converter. It is provided externally through the VDDSMPS supply pin, and must be connected to the same supply as VDD pin.

AN5211 - Rev 2 page 3/40



- V<sub>LXSMPS</sub> is the switched SMPS step-down converter output.
- V<sub>15SMPS</sub> is the power supply for the system regulator. It is provided externally through the SMPS step-down converter VLXSMPS output.

Note: The SMPS power supply pins are available only on a specific package with SMPS step-down converter option.

V<sub>DD12</sub> = 1.05 to 1.32 V

V<sub>DD12</sub> is the external power supply bypassing the internal regulator when connected to an external SMPS. It is provided externally through VDD12 pins and only available on packages with the external SMPS supply option. V<sub>DD12</sub> does not require any external decoupling capacitance and cannot support any external load.

Note: The VDD12 pins are available only on a specific package with external SMPS option.

Independent power supplies are not present when the related features are not supported on the product. They are not present neither on small packages where they are bonded together with other supply pin.

An embedded linear voltage regulator is used to supply the internal digital power  $V_{CORE}$ , the power supply for digital peripherals and SRAMs. The flash memory is supplied by  $V_{CORE}$  and  $V_{DD}$ .

The following figures present an overview of the STM32L5 Series power supply, depending on the device.



Figure 1. STM32L552xx and STM32L562xx power supply overview

In the STM32L552xxxxP and STM32L562xxxxP devices, the I/Os and system analog peripherals (such as PLLs, and reset block) are fed by  $V_{DD}$  supply source. The  $V_{CORE}$  power supply for digital peripherals and memories is generated from external SMPS.

AN5211 - Rev 2 page 4/40





Figure 2. STM32L552xxxxP and STM32L562xxxxP power supply overview

If the selected package has the external SMPS option but no external SMPS is used by the application (the embedded LDO is used instead), the VDD12 pins are kept unconnected.

In the STM32L552xxxxQ and STM32L562xxxxQ devices, the I/Os, the embedded SMPS step-down converter and the system analog peripherals (such as PLLs and reset block) are fed by  $V_{DD}$  supply source. The embedded linear voltage regulator that provides the  $V_{CORE}$  supply for digital peripherals and memories is fed by the SMSP step-down converter output.

AN5211 - Rev 2 page 5/40





Figure 3. STM32L552xxxxQ and STM32L562xxxxQ power supply overview

If the selected package has the SMPS step-down converter option but the SMPS is not used (and the embedded LDO is used instead), it is recommended to set the SMPS power supply pins as follows:

- V<sub>DDSMPS</sub> and V<sub>LXSMPS</sub> connected to V<sub>SS</sub>
- V<sub>15SMPS</sub> connected to V<sub>DD</sub>.

## 2.1.1 Independent analog peripherals supply

To improve ADC and DAC conversion accuracy, and to extend the supply flexibility, the analog peripherals have an independent power supply, which can be separately filtered and shielded from noise on the PCB.

- The analog peripherals voltage supply input is available on a separate  $V_{\mbox{\scriptsize DDA}}$  pin.
- An isolated supply ground connection is provided on V<sub>SSA</sub> pin.

The  $V_{DDA}$  supply voltage can be different from  $V_{DD}$ . The presence of  $V_{DDA}$  must be checked before enabling any of the analog peripherals supplied by  $V_{DDA}$  (A/D converter, D/C converter, comparators, operational amplifiers, voltage reference buffer).

The  $V_{DDA}$  supply can be monitored by the peripheral voltage monitoring, and compared with two thresholds (1.65 V for PVM3 or 1.8 V for PVM4), for more details refer to reference manual section: Peripheral voltage monitoring (PVM).

AN5211 - Rev 2 page 6/40



When a single supply is used, the VDDA pin can be externally connected to the same  $V_{DD}$  supply through the external filtering circuit, to ensure a noise-free  $V_{DDA}$  reference voltage.

## ADC and DAC reference voltage

To ensure a better accuracy on low-voltage inputs and outputs, the user can connect to  $V_{REF+}$  a separate reference voltage, lower than  $V_{DDA}$ .  $V_{REF+}$  is the highest voltage, represented by the full scale value, for an analog input (ADC) or output (DAC) signal.

V<sub>RFF+</sub> can be provided either by an external reference, or by an internal buffered voltage reference (V<sub>RFFBUF</sub>).

The internal voltage reference is enabled by setting the ENVR bit in the VREFBUF control and status register (VREF\_CSR). The voltage reference is set to 2.5 V when the VRS bit is set, and to 2.048 V when the VRS bit is cleared. The internal voltage reference can also provide the voltage to external components through VREF+ pin. Refer to the device datasheet or reference manual for further information.

## 2.1.2 Independent I/O supply rail

Some I/Os from Port G (PG[15:2]) are supplied from a separate supply rail. The power supply for this rail ranges from 1.08 to 3.6 V, and is provided externally through the VDDIO2 pin. The  $V_{DDIO2}$  voltage level is completely independent from  $V_{DD}$  or  $V_{DDA}$ . The VDDIO2 pin is available only for some packages. Refer to the pinout diagrams or tables in the device datasheet for the I/O list.

After reset, the I/Os supplied by  $V_{DDIO2}$  are logically and electrically isolated, and therefore not available. The isolation must be removed before using any I/O from PG[15:2], by setting the IOSV bit in the PWR\_CR2 register, once the  $V_{DDIO2}$  supply is present.

The  $V_{DDIO2}$  supply is monitored by the peripheral voltage monitoring (PVM2), and compared with the internal reference voltage (3/4  $V_{REFINT}$ , ~0.9 V). For more details, refer to reference manual section: Peripheral voltage monitoring (PVM).

## 2.1.3 Independent USB transceivers supply

The USB transceivers are supplied from a separate  $V_{DDUSB}$  power supply pin.  $V_{DDUSB}$  ranges from 3.0 to 3.6 V, and its voltage level is completely independent from  $V_{DD}$  or  $V_{DDA}$ .

After reset, the USB features supplied by  $V_{DDUSB}$  are logically and electrically isolated, and therefore not available. The isolation must be removed before using the USB OTG peripheral, by setting the USV bit in the PWR\_CR2 register, once the  $V_{DDUSB}$  supply is present.

The  $V_{DDUSB}$  supply is monitored by the peripheral voltage monitoring (PVM1), and compared with the internal reference voltage ( $V_{REFINT}$ , ~1.2 V). For more details, refer to reference manual section: Peripheral voltage monitoring (PVM).

### 2.1.4 Battery backup domain

To retain the content of the backup registers and to supply the RTC function when  $V_{DD}$  is turned off, the VBAT pin can be connected to an optional backup voltage supplied by a battery or by another source.

The VBAT pin powers the RTC unit, the LSE oscillator, and the PC13 to PC15 I/Os, allowing the RTC to operate even when the main power supply is turned off. The switch to the  $V_{BAT}$  supply is controlled by the power-down reset embedded in the Reset block.

### Caution:

- During t<sub>RSTTEMPO</sub> (temporization at V<sub>DD</sub> startup), or after a PDR (power-down reset) has been detected, the power switch between V<sub>BAT</sub> and V<sub>DD</sub> remains connected to V<sub>BAT</sub>.
- During the startup phase, if V<sub>DD</sub> is established in less than t<sub>RSTTEMPO</sub> (refer to the datasheet for the value of t<sub>RSTTEMPO</sub>) and V<sub>DD</sub> > V<sub>BAT</sub> + 0.6 V, a current may be injected into VBAT pin through an internal diode connected between the VDD pin and the power switch (VBAT).
- If the power supply/battery connected to the VBAT pin cannot support this current injection, it is strongly recommended to connect an external low-drop diode between this power supply and the VBAT pin.

If no external battery is used in the application, it is recommended to connect  $V_{BAT}$  externally to  $V_{DD}$  with a 100 nF external ceramic decoupling capacitor.

AN5211 - Rev 2 page 7/40



When the Backup domain is supplied by  $V_{DD}$  (analog switch connected to the VDD pin), the PC13, PC14 and PC15 pins, belonging to VBAT domain, can have these functions:

- GPIO pins
- RTC or LSE pins (refer to reference manual section: RTC functional description)

Note:

The analog switch can transfer only a limited amount of current (3 mA), hence the use of GPIO PC13 to PC15 in output mode is restricted: the frequency must be limited to 2 MHz with a maximum load of 30 pF, and these I/Os must not be used as a current source (for instance to drive a LED).

When the Backup domain is supplied by  $V_{BAT}$  (analog switch connected to  $V_{BAT}$  because  $V_{DD}$  is not present), the following functions are available:

- PC13, PC14 and PC15 can be controlled only by RTC or LSE, refer to reference manual section: RTC functional description
- PA0, PE6 and PC13 can be used as tamper inputs/outputs (TAMP\_IN1, TAMP\_IN2, TAMP\_IN3, TAMP\_OUT2).

## **Backup domain access**

After a system reset, the Backup domain (RTC registers and backup registers) is protected against possible unwanted write accesses. To enable access to the Backup domain, proceed as follows:

- Enable the power interface clock by setting the PWREN bit in the RCC APB1 peripheral clock enable register 1 (RCC\_APB1ENR1).
- 2. Set the DBP bit in the power control register 1 (PWR\_CR1) to enable access to the Backup domain.
- 3. Select the RTC clock source in the RCC Backup domain control register (RCC BDCR).
- Enable the RTC clock by setting the RTCEN [15] bit in the RCC Backup domain control register (RCC\_BDCR).

## **V<sub>BAT</sub>** battery charging

When  $V_{DD}$  is present, it is possible to charge the external battery on  $V_{BAT}$  through an internal resistance.

The  $V_{BAT}$  charging is done either through a 5 or a 1.5 k $\Omega$  resistor, depending upon the VBRS bit in the PWR\_CR4 register. The battery charging is enabled by setting VBE bit in the PWR\_CR4 register. It is automatically disabled in  $V_{BAT}$  mode.

## 2.1.5 Voltage regulator

Two embedded linear voltage regulators supply all the digital circuitries, except for the Standby circuitry and the Backup domain. The main regulator output voltage ( $V_{CORE}$ ) can be programmed by software to three different power ranges (Range 0, 1, and 2) to optimize the consumption, depending upon the system maximum operating frequency (refer to reference manual sections: Clock source frequency versus voltage scaling and Read access latency).

The voltage regulators are always enabled after a reset. Depending upon the application modes, the  $V_{CORE}$  supply is provided either by the main regulator (MR), or by the low-power regulator (LPR):

- In Run, Sleep and Stop 0 modes, both regulators are enabled, and the main regulator (MR) supplies full power to the V<sub>CORE</sub> domain (core, memories and digital peripherals).
- In Low-power run and Low-power sleep modes, the main regulator is off and the low-power regulator (LPR) supplies low power to the V<sub>CORE</sub> domain, preserving the contents of the registers and of the internal SRAMs.
- In Stop 1 and Stop 2 modes, the main regulator is off, and the low-power regulator (LPR) supplies low power
  to the V<sub>CORE</sub> domain, preserving the contents of the registers and of the internal SRAMs.
- In Standby mode with SRAM2 content preserved (RRS bit is set in the PWR\_CR3 register), the main regulator (MR) is off, and the low-power regulator (LPR) provides the supply to SRAM2 only. The core and digital peripherals (except Standby circuitry and Backup domain) and SRAM1 is powered off.
- In Standby mode, both regulators are powered off. The content of the registers and SRAMs is lost except for the Standby circuitry and the Backup domain.
- In Shutdown mode, both regulators are powered off. When exiting Shutdown mode, a power-on reset is generated. Consequently, the content of the registers and of SRAMx is lost, except for the Backup domain.

AN5211 - Rev 2 page 8/40



The packages with external SMPS supply option (STM32L5x2xxxxP) can force an external  $V_{DD12}$  supply on the  $V_{CORE}$  power domain when the MR is in use.

• When V<sub>DD12</sub> is forced by an external source and is higher than the output of the internal LDO, the current is taken from this external supply and the overall power efficiency is significantly improved if using an external step-down DC/DC converter.

In packages with SMPS step-down converter (STM32L552xxxxQ), the embedded linear voltage regulator that provides the VCORE supply is fed by the SMSP step-down converter output.

Table 1 summarizes the SMPS behavior, depending upon the main regulator range, V<sub>DD</sub> and consumption.

| Dames   | Max AHB | V                 |                          | SMPS mode                                           |
|---------|---------|-------------------|--------------------------|-----------------------------------------------------|
| Range   | clock   | V <sub>CORE</sub> | V <sub>DD</sub> ≤ 2.05 V | V <sub>DD</sub> > 2.05 V                            |
| Range 0 | 110 MHz | 1.28 V            | Automatic Bypass mode    | HP mode  Max current consumption = 120 mA           |
| Range 1 | 80 MHz  | 1.2 V             | Automatic Bypass mode    | HP mode  Max current consumption = 80 mA            |
| Range 2 | 26 MHz  | 1.0 V             | Software Bypass mode     | LP mode or HP mode  Max current consumption = 30 mA |

Table 1. SMPS mode summary

## 2.1.6 Dynamic voltage scaling management

Main regulator Range 0: high performance. It provides a typical output voltage at 1.28 V. It is used when the system clock frequency is up to 110 MHz. The flash memory access time for read access is minimum. Write and erase operations are possible.

Main regulator Range 1: medium performance. It provides a typical output voltage at 1.2 V. It is used when the system clock frequency is up to 80 MHz. The flash memory access time for read access is minimum. Write and erase operations are possible.

Main regulator Range 2: low-power range. It provides a typical output voltage at 1.0 V. The system clock frequency can be up to 26 MHz. The flash memory access time for a read access is increased as compared to Range 1. Write and erase operations are not possible.

AN5211 - Rev 2 page 9/40

<sup>1.</sup> The user application must use PVD0 to monitor the  $V_{DD}$  supply and request the SMPS Bypass mode.



## 2.2 Power supply schemes

The circuit is powered by a stabilized power supply, V<sub>DD</sub> as follows:

- The VDD pins must be connected to  $V_{DD}$  with external decoupling capacitors; one single tantalum or ceramic capacitor (minimum 4.7  $\mu$ F, typical 10  $\mu$ F) for the package, plus one 100 nF ceramic capacitor for each VDD pin).
- The VDD12 pins, when available, can be connected to an external SMPS. As these VDD12 pins are also connected to internal regulators, they cannot accommodate a decoupling capacitance, and cannot be shared with an external circuitry for other purposes.
- The VDDA pin must be connected to two external decoupling capacitors (10 nF ceramic capacitor, plus 1 µF tantalum or ceramic capacitor). Additional precautions can be taken to filter digital noise: VDDA can be connected to VDD through a ferrite bead.
- The VREF+ pin can be provided by an external voltage reference; In this case, a 100 nF external capacitor and a 1  $\mu$ F capacitor must be connected on this pin.
  - It can also be provided internally by the VREFBUF. In this case, an external capacitor of 1  $\mu$ F (typical) must be connected on this pin.
- The VBAT pin can be connected to an external battery to preserve the Backup domain content. When  $V_{DD}$  is present, it is possible to charge the external battery on  $V_{BAT}$  through a 5 k $\Omega$  or 1.5 k $\Omega$  internal resistor.
  - If no external battery is used in the application, it is recommended to connect the VBAT pin to  $V_{DD}$  with a 100 nF external ceramic decoupling capacitor.
- The SMPS step-down converter requires an external coil (typical value of 4.7 μH) connected between the dedicated VLXSMPS and VSSSMPS pins, via a capacitor of 4.7 μF.

AN5211 - Rev 2 page 10/40





Figure 4. STM32L552xx power supply scheme

AN5211 - Rev 2 page 11/40





Figure 5. STM32L552xxxxP power supply overview

AN5211 - Rev 2 page 12/40





Figure 6. STM32L552xxxxQ power supply overview

## 2.3 Power supply sequence

## 2.3.1 Power supplies isolation

The STM32L5 microcontrollers feature a powerful reset system, which ensures that the main power supply  $(V_{DD})$  has reached a valid operating range before releasing the MCU reset. This reset system is also in charge of isolating the independent power domains:  $V_{DDA}$ ,  $V_{DDUSB}$ ,  $V_{DDIO2}$ ,  $V_{DDSMPS}$  and  $V_{DD}$ . It is supplied by  $V_{DD}$ , and is not functional before  $V_{DD}$  reaches a minimal voltage (1 V in worst case conditions).

To avoid leakage currents between the available supplies and  $V_{DD}$  (or ground),  $V_{DD}$  must be provided first to the MCU, and released last.

AN5211 - Rev 2 page 13/40



## 2.3.2 General requirements

1.

During power-up and power-down phases, the following power sequence requirements must be respected:

- When V<sub>DD</sub> is below 1 V, the other power supplies (V<sub>DDA</sub>, V<sub>DDIO2</sub>, V<sub>DDUSB</sub> and V<sub>DDSMPS</sub>) must remain below V<sub>DD</sub> + 300 mV.
- When  $V_{DD}$  is above 1 V, all power supplies are independent.



Figure 7. Power-up/down sequence

Note:  $V_{BAT}$  is an independent supply and has no constraint versus  $V_{DD}$ . All power supply rails can be tied together.

## 2.3.3 Particular conditions during power-down phase

During the power-down phase,  $V_{DD}$  can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ; this allows external decoupling capacitors to be discharged with different time constants during the power-down transient phase.

AN5211 - Rev 2 page 14/40



Figure 8. Power-down phase

1.

 $V_{DDX}$  ( $V_{DDA}$ ,  $V_{DDIO2}$ ,  $V_{DDUSB}$  and  $V_{DDSMPS}$ ) power rails must be switched off before  $V_{DD}$ . Note that during the power-down transient phase, V<sub>DDX</sub> can remain temporarily above V<sub>DD</sub>.

Example of computation of the energy provided to the MCU during the power-down phase:

If the sum of decoupling capacitors on  $V_{DDX}$  is 10  $\mu F$  and  $V_{DD}$  drops below 1 V while  $V_{DDX}$  is still at 3.3 V, the energy remaining in the decoupling capacitors is:  $E = \frac{1}{2}$  C  $V^2 = 0.5 \times 10^{-5} \times 3.3^2 = 0.05$  mJ The energy remaining in the decoupling capacitors is below 1 mJ, so the MCU can absorb it.

#### 2.4 Reset and power supply supervisor

#### 2.4.1 Power-on reset (POR), power-down reset (PDR), and Brownout reset (BOR)

The devices feature an integrated power-on reset (POR), a power-down reset (PDR), coupled with a Brownout reset (BOR) circuitry. The BOR is active in all power modes except Shutdown mode, and cannot be disabled. Five BOR thresholds can be selected through option bytes.

During power-on, the BOR keeps the device under reset until the supply voltage V<sub>DD</sub> reaches the specified V<sub>BORx</sub> threshold. When  $V_{DD}$  drops below the selected threshold, a device reset is generated. When  $V_{DD}$  is above the V<sub>BORx</sub> upper limit, the device reset is released and the system can start.

On STM32L5 devices, continuous monitoring of the power supply may be changed to periodical sampling to reduce power consumption in Stop 2, Standby and Shutdown modes. This setup can be done by setting ENULP bit in the power status register 3 (PWR\_SR3).

Sampling time is controlled by internal temporization, the typical duration is of 12 ms at 25 °C; decreasing exponentially with increasing temperature. The monitoring becomes continuous around 70 °C. When the sampling mode is activated, a fast supply-drop between two samples is not detected. This feature is targeting mainly battery operated devices.

For more details on the Brownout reset thresholds, refer to the electrical characteristics section in the datasheet.

AN5211 - Rev 2 page 15/40





Figure 9. Brownout reset waveform

#### 2.4.2 Power reset

A power reset is generated when one of the following events occurs:

- a Brownout reset (BOR)
- · when exiting Standby or Shutdown mode

A Brownout reset, including power-on or power-down reset (POR/PDR), sets all registers to their reset values except the Backup domain.

When exiting Standby or Shutdown mode, all registers in the  $V_{CORE}$  domain are set to their reset value. Registers outside the  $V_{CORE}$  domain (RTC, WKUP, IWDG, and Standby/Shutdown modes control) are not impacted.

## 2.4.3 System reset

A system reset sets all registers to their reset values, except the reset flags in the RCC clock control/status register (RCC\_CSR) and the registers in the Backup domain.

A system reset is generated when one of the following events occurs:

- a low level on the NRST pin (external reset)
- · window watchdog event (WWDG reset)
- independent watchdog event (IWDG reset)
- a firewall event (FIREWALL reset)
- a software reset (SW reset)
- low-power management reset
- option byte loader reset
- a Brownout reset

The reset source can be identified by checking the reset flags in the RCC\_CSR register.

These sources act on the NRST pin, always kept low during the delay phase. The RESET service routine vector is fixed at address 0x0000\_0004 in the memory map.

The system reset signal provided to the device is output on the NRST pin. The pulse generator guarantees a minimum reset pulse duration of 20  $\mu$ s for each internal reset source. In case of an external reset, the reset pulse is generated while the NRST pin is asserted low.

In case on an internal reset, the internal pull-up  $R_{PU}$  is deactivated, to save the power consumption through the pull-up resistor.

AN5211 - Rev 2 page 16/40





Figure 10. Simplified diagram of the reset circuit

#### Software reset

The SYSRESETREQ bit in Cortex®-M33 application interrupt and reset control register must be set to force a software reset on the device.

#### Low-power mode security reset

To prevent that critical applications mistakenly enter a low-power mode, two low-power mode security resets are available. If enabled in option bytes, the resets are generated in the following conditions:

- Entering Standby mode: this type of reset is enabled by resetting nRST\_STDBY bit in user option bytes. In
  this case, whenever a Standby mode entry sequence is successfully executed, the device is reset instead of
  entering Standby mode.
- Entering Stop mode: this type of reset is enabled by resetting nRST\_STOP bit in user option bytes. In this case, whenever a Stop mode entry sequence is successfully executed, the device is reset instead of entering Stop mode.
- Entering Shutdown mode: this type of reset is enabled by resetting nRST\_SHDW bit in user option bytes. In this case, whenever a Shutdown mode entry sequence is successfully executed, the device is reset instead of entering Shutdown mode.

For further information on the user option bytes, refer to reference manual section: Option bytes description.

## Option byte loader reset

The option byte loader reset is generated when the OBL\_LAUNCH bit (bit 27) is set in the FLASH\_CR register. This bit is used to launch the option byte loading by software.

Charging/discharging the pull-down capacitor through the internal resistor increases the power consumption. The recommended value of 100 nF for the capacitor can be reduced to 10 nF, to limit power consumption.

#### 2.4.4 Backup domain reset

A Backup domain reset is generated when one of the following events occurs:

- Software reset, triggered by setting the BDRST bit in the RCC Backup domain control register (RCC\_BDCR)
- V<sub>DD</sub> or V<sub>BAT</sub> power on, if both supplies have been previously powered off

A Backup domain reset only affects the LSE oscillator, the RTC, the backup registers and the RCC\_BDCR register.

AN5211 - Rev 2 page 17/40



## **Packages**

#### 3.1 Package selection

The package selection must take into account constraints that dependent upon the application. The list below summarizes the most frequent ones:

- Amount of interfaces required. Some interfaces may not be available on some packages, and some combinations may not be possible on some packages.
- PCB technology constrains. Small pitch and high ball density may require more PCB layers and higher class PCB.
- Package height

Package

- PCB available area
- Noise emission or signal integrity of high speed interfaces. Smaller packages usually provide better signal integrity. This is further enhanced as small pitch and high ball density requires multilayer PCBs, which allow better supply/ground distribution.
- Compatibility with other devices

Size (mm) (1) Pitch (mm) Height (mm) (2) Legacy **External SMPS** Step-down converter

Table 2. Package summary for the STM32L5 Series

| UFQFN48  | 7 x 7       | 0.5 | 0.6  | X | x | - |
|----------|-------------|-----|------|---|---|---|
| LQFP48   | 7 x 7       | 0.5 | 1.6  | x | x | - |
| LQFP64   | 10 x 10     | 0.5 | 1.6  | x | x | X |
| WLCSP81  | 4.36 x 4.07 | 0.4 | 0.59 | - | x | X |
| LQFP100  | 14 x 14     | 0.5 | 1.6  | x | - | X |
| UFBGA132 | 7 x 7       | 0.5 | 0.6  | x | x | X |
| LQFP144  | 20 x 20     | 0.5 | 1.6  | х | - | X |

<sup>1.</sup> Body size, excluding pins for LQFP.

2. Maximum value.

AN5211 - Rev 2 page 18/40

## 3.2 Pinout compatibility



Table 3. Pinout summary for STM32L5 Series

|                        | STM32L5x2xxxx packages |    |           |     |       | STM32L5x2xxxxP packages (external SMPS) |             |    |             |        | STM32L5x2xxxxQ packages (internal SMPS) |    |       |       |          |    |
|------------------------|------------------------|----|-----------|-----|-------|-----------------------------------------|-------------|----|-------------|--------|-----------------------------------------|----|-------|-------|----------|----|
| Pin name               | UFQFPN                 |    | LQFP UFBG |     | UFBGA | UFQFPN                                  | JFQFPN LQFP |    | UFBGA WLCSP | UFQFPN | LQFP                                    |    | UFBGA | WLCSP |          |    |
|                        | 48                     | 48 | 64        | 100 | 144   | 132                                     | 48          | 48 | 64          | 132    | 81                                      | 64 | 100   | 144   | 132      | 81 |
|                        |                        |    |           |     | '     | '                                       |             |    | Specific    | IOs    |                                         |    |       | '     | '        |    |
| PC14                   | х                      | х  | х         | х   | х     | x                                       | х           | х  | х           | х      | х                                       | х  | Х     | х     | х        | х  |
| PC15                   | х                      | х  | х         | х   | х     | х                                       | х           | х  | х           | х      | х                                       | х  | х     | х     | х        | х  |
| PH0/OSC_IN             | х                      | х  | х         | х   | х     | х                                       | х           | Х  | Х           | х      | х                                       | х  | Х     | х     | х        | х  |
| PH1_OSC_OUT            | х                      | х  | х         | х   | х     | х                                       | х           | Х  | Х           | х      | х                                       | х  | Х     | х     | х        | х  |
|                        |                        |    |           |     |       |                                         | 1           |    | System      | pins   |                                         |    |       |       |          |    |
| BOOT0/PH3              | х                      | х  | х         | х   | х     | х                                       | х           | Х  | Х           | х      | х                                       | x  | Х     | х     | х        | х  |
| NRST                   | х                      | х  | х         | х   | х     | х                                       | х           | Х  | Х           | х      | х                                       | х  | Х     | Х     | х        | х  |
|                        |                        |    |           |     |       | ,                                       |             |    | Power       | oins   | '                                       |    |       |       | <u>'</u> |    |
| VBAT                   | х                      | х  | х         | х   | х     | х                                       | х           | х  | х           | х      | х                                       | x  | Х     | х     | х        | х  |
| VDDUSB                 | -                      | -  | х         | х   | х     | х                                       | -           | -  | Х           | х      | х                                       | х  | Х     | Х     | х        | х  |
| VSSA (1)               | -                      | -  | -         | х   | х     | -                                       | -           | -  | -           | -      | -                                       | -  | -     | -     | -        | -  |
| VREF- (1)              | -                      | -  | -         | х   | х     | -                                       | -           | -  | -           | -      | -                                       | -  | -     | -     | -        | -  |
| VDDA (2)               | -                      | -  | -         | х   | х     | х                                       | -           | -  | -           | х      | х                                       | -  | Х     | х     | х        | х  |
| VREF+ (2)              | -                      | -  | -         | х   | х     | х                                       | -           | -  | -           | х      | х                                       | -  | Х     | Х     | х        | х  |
| VDDIO2                 | -                      | -  | -         | -   | х     | х                                       | -           | -  | -           | х      | х                                       | -  | -     | Х     | х        | х  |
| VDD12_1<br>VDD12_2     | -                      | -  | -         | -   | -     | -                                       | х           | Х  | х           | х      | х                                       | -  | -     | -     | -        | -  |
| VDDSMPS                | -                      | -  | -         | -   | -     | -                                       | -           | -  | -           | -      | -                                       | х  | Х     | х     | х        | х  |
| VSSSMPS                | -                      | -  | -         | -   | -     | -                                       | -           | -  | -           | -      | -                                       | х  | Х     | х     | х        | х  |
| V15SMPS_1<br>V15SMPS_2 | -                      | -  | -         | -   | -     | -                                       | -           | -  | -           | -      | -                                       | х  | х     | х     | х        | х  |
| VLXSMPS                | -                      | -  | -         | -   | -     | -                                       | -           | -  | -           | -      | -                                       | х  | Х     | Х     | X        | х  |

<sup>1. &</sup>quot;-" means that VSSA and VREF- are connected internally and available on a single pin.

<sup>2. &</sup>quot;-" means that VDDA and VREF+ are connected internally and available on a single pin.



## 4 Clocks

Four different clock sources can be used to drive the system clock (SYSCLK):

- HSI16 (high-speed internal) 16 MHz RC oscillator clock
- MSI (multi-speed internal) RC oscillator clock
- HSE oscillator clock, from 4 to 48 MHz
- PLL clock

The MSI is used as system clock source after startup from Reset, configured at 4 MHz.

The devices have the following additional clock sources:

- 32 kHz low speed internal RC (LSI RC), which drives the independent watchdog and optionally the RTC used for Auto-wakeup from Stop and Standby modes.
- 32.768 kHz low speed external crystal (LSE crystal), which optionally drives the real-time clock (RTCCLK).
- RC 48 MHz internal clock sources (HSI48), to potentially drive the USB full speed, the SDMMC and the RNG.

Each clock source can be switched on or off independently when it is not used, to optimize power consumption. Several prescalers can be used to configure the AHB frequency, the high speed APB (APB2), and the low speed APB (APB1) domains. The maximum frequency of the AHB, the APB1, and the APB2 domains is 110 MHz.

## 4.1 HSE clock

The high-speed external clock signal (HSE) can be generated from two possible clock sources:

- HSE external crystal/ceramic resonator
- HSE user external clock

The resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. The loading capacitance values must be adjusted according to the selected oscillator.

Table 4. HSE/LSE clock sources

| Clock source                                                                      | Hardware configuration             |
|-----------------------------------------------------------------------------------|------------------------------------|
| External clock                                                                    | OSC_IN OSC_OUT GPIO External souce |
| External clock (available on some packages, refer to the corresponding datasheet) | CK_IN  GPIO  External souce        |

AN5211 - Rev 2 page 20/40



| Clock source               | Hardware configuration               |
|----------------------------|--------------------------------------|
| Crystal/ceramic resonators | OSC_IN OSC_OUT  CL1  Load capacitors |

- The value of R<sub>EXT</sub> depends on the crystal characteristics. A typical value is in the range of 5 to 6 R<sub>S</sub> (resonator series resistance). To fine tune the R<sub>EXT</sub> value, refer to AN2867 (Oscillator design guide for ST microcontrollers).
- 2. Load capacitance,  $C_L$ , has the following formula:  $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$  where:  $C_{stray}$  is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. Refer to Section 7.4 Decoupling to minimize its value.

## 4.1.1 External crystal/ceramic resonator (HSE crystal)

The 4- to 48-MHz external oscillator has the advantage of producing a very accurate rate on the main clock.

The associated hardware configuration is shown in Table 4. Refer to the electrical characteristics section of the datasheet for more details.

The HSERDY flag in the *clock control register (RCC\_CR)* indicates if the HSE oscillator is stable or not. At startup, the clock is not released until this bit is set by hardware. An interrupt can be generated if enabled in the *clock interrupt enable register (RCC\_CIER)*.

The HSE crystal can be switched on and off using the HSEON bit in the clock control register (RCC\_CR).

## 4.1.2 External source (HSE bypass)

In this mode, an external clock source must be provided. It can have a frequency of up to 48 MHz. The user selects this mode by setting the HSEBYP and HSEON bits in the *clock control register (RCC\_CR)*. The external clock signal (square, sinus or triangle) with ~40-60% duty cycle depending on the frequency (refer to the datasheet) has to drive the following pin (see Table 4).

- On devices where OSC\_IN and OSC\_OUT pins are available: OSC\_IN pin must be driven while the OSC\_OUT pin can be used as a GPIO.
- Otherwise, the CK\_IN pin must be driven.

Note: For details on pin availability, refer to the pinout section in the corresponding device datasheet.

To minimize the consumption, it is recommended to use the square signal.

#### 4.2 HSI16 clock

The HSI16 clock signal is generated from an internal 16 MHz RC oscillator.

The HSI16 RC oscillator has the advantage of providing a clock source at low cost (no external components). It also has a faster startup time than the HSE crystal oscillator however, even with calibration the frequency is less accurate than an external crystal oscillator or ceramic resonator.

The HSI16 signal can also be used as a backup source (auxiliary clock) if the HSE crystal oscillator fails. Refer to reference manual section: *Clock security system (CSS)*.

## 4.3 MSI clock

The MSI clock signal is generated from an internal RC oscillator. Its frequency range can be adjusted by software by using the MSIRANGE[3:0] bits in the clock control register (RCC\_CR). Twelve frequency ranges are available: 100 kHz, 200 kHz, 400 kHz, 800 kHz, 1 MHz, 2 MHz, 4 MHz (default value), 8 MHz, 16 MHz, 24 MHz, 32 MHz, and 48 MHz.

AN5211 - Rev 2 page 21/40



The MSI RC oscillator has the advantage of providing a low-cost (no external components), low-power clock source. In addition, when trimmed by the 32.768 kHz external oscillator (LSE), the MSI can provide the USB device with very accurate clock, removing the need for an external high speed crystal (HSE).

#### 4.3.1 Hardware auto calibration with LSE (PLL-mode)

external clock measurement with TIM15/TIM16/TIM17.

When a 32.768 kHz crystal is present in the application, it is possible to configure the MSI in a PLL-mode by setting the MSIPLLEN bit in the *clock control register (RCC\_CR)*. When configured in PLL-mode, the MSI automatically calibrates itself thanks to the LSE. This mode is available for all MSI frequency ranges. At 48 MHz, the MSI in PLL-mode can be used for the USB FS device, saving the need of an external high-speed crystal. For more details on how to calibrate the MSI frequency variation, refer to reference manual section: *Internal/* 

#### 4.4 LSE clock

The LSE crystal is a 32.768 kHz low speed external crystal or ceramic resonator. It has the advantage of providing a low-power but highly accurate clock source to the real-time clock peripheral (RTC) for clock/calendar or other timing functions.

The LSE crystal is switched on and off using the LSEON bit in *backup domain control register (RCC\_BDCR)*. The crystal oscillator driving strength can be changed at runtime using the LSEDRV[1:0] bits in the *backup domain control register (RCC\_BDCR)* to obtain the best compromise between robustness and short start-up time on one side, and low-power-consumption on the other side. The LSE drive can be decreased to the lower drive capability (LSEDRV = 00) when the LSE is ON. However, once LSEDRV is selected, the drive capability cannot be increased if LSEON = 1.

The LSERDY flag in the AHB1 peripheral clocks enable in Sleep and Stop modes register (RCC\_AHB1SMENR) indicates whether the LSE crystal is stable or not. At startup, the LSE crystal output clock signal is not released until this bit is set by hardware. An interrupt can be generated if enabled in the *clock interrupt enable register* (RCC\_CIER).

## 4.4.1 External source (LSE bypass)

In this mode, an external clock source must be provided, with a frequency of up to 1 MHz. The user selects this mode by setting the LSEBYP and LSEON bits in the AHB1 peripheral clocks enable in *Sleep and Stop modes register (RCC\_AHB1SMENR)*. The external clock signal (square, sinus or triangle) with ~50 % duty cycle must drive the OSC32 IN pin while the OSC32 OUT pin can be used as GPIO. See Table 4.

AN5211 - Rev 2 page 22/40



## 5 Boot configuration

## 5.1 Boot mode selection

At startup, a BOOT0 pin, nBOOT0 and NSBOOTADDx[24:0]/SECBOOTADD0[24:0] option bytes are used to select the boot memory address, which includes:

- boot from any address in the user flash memory
- · boot from system memory bootloader
- boot from any address in the embedded SRAM
- boot from root security service (RSS)

Refer to the following tables for boot modes when TrustZone® is disabled and enabled.

nSWBOOT0 nBOOT0 **BOOT0** Boot address option-ST programmed FLASH\_ FLASH\_ **Boot area** bytes selection default value pin PH3 **OPTR**[27] **OPTR[26]** Boot address defined by user option bytes 0 NSBOOTADD0[24:0] Flash: 0x0800 0000 1 NSBOOTADD0[24:0] Boot address defined by user option bytes System bootloader: NSBOOTADD1[24:0] 1 1 NSBOOTADD1[24:0] 0x0BF9 0000 Boot address defined by user option bytes 1 0 NSBOOTADD0[24:0] Flash: 0x0800 0000 NSBOOTADD0[24:0] Boot address defined by user option bytes System bootloader: 0 0 NSBOOTADD1[24:0] NSBOOTADD1[24:0] 0x0BF9 0000

Table 5. Boot modes when TrustZone is disabled (TZEN = 0)

When TrustZone is enabled by setting the TZEN option bit, the boot space must be in secure area. The SECBOOTADD0[24:0] option bytes are used to select the boot secure memory address.

A unique boot entry option can be selected by setting the BOOT\_LOCK option bit. All other boot options are ignored.

Table 6. Boot modes when TrustZone is enabled (TZEN = 1)

| воот_Lоск | nBOOT0<br>FLASH_<br>OPTR[27] | BOOT0<br>pin<br>PH3 | nSWBOOT0<br>FLASH_<br>OPTR[26] | RSS<br>command | Boot address option-<br>bytes selection | Boot area                                                                | ST<br>programmed<br>default value |
|-----------|------------------------------|---------------------|--------------------------------|----------------|-----------------------------------------|--------------------------------------------------------------------------|-----------------------------------|
|           | -                            | 0                   | 1                              | 0              | SECBOOTADD0[24:0]                       | Secure boot address defined by user option bytes SECBOOTADD0[24:0]       | Flash: 0x0C00 0000                |
|           | -                            | 1                   | 1                              | 0              | N/A                                     | RSS: 0x0FF8 0000                                                         | RSS:<br>0x0FF8 0000               |
| 0         | 1                            | -                   | 0                              | 0              | SECBOOTADD0[24:0]                       | Secure boot address defined<br>by user option bytes<br>SECBOOTADD0[24:0] | Flash: 0x0C00 0000                |
|           | 0                            | -                   | 0                              | 0              | N/A                                     | RSS: RSS: 0x0FF8 0000                                                    | RSS:<br>0x0FF8 0000               |
|           | -                            | -                   | -                              | ≠ 0            | N/A                                     | RSS: RSS: 0x0FF8 0000                                                    | RSS:<br>0x0FF8 0000               |
| 1         | -                            | -                   | -                              | -              | SECBOOTADD0[24:0]                       | Secure boot address defined<br>by user option bytes<br>SECBOOTADD0[24:0] | Flash: 0x0C00 0000                |

AN5211 - Rev 2 page 23/40



When the device boots from SRAM, in the application initialization code, the user has to relocate the vector table in SRAM using the NVIC exception table and the offset register.

## 5.2 Embedded bootloader and RSS

The embedded bootloader is located in the system memory and programmed by ST during production. It is used to reprogram the Flash memory using one of the following serial interfaces:

- USART1 on pins PA9/PA10, USART2 on pins PA2/PA3, USART3 on pins PC10/PC11
- I2C1 on pins PB6/PB7, I2C2 on pins PB10/PB11, I2C3 on pins PC0/PC1
- SPI1 on pins PA4/PA5/PA6/PA7, SPI2 on pins PB12/PB13/PB14/PB15, SPI3 on pins PB5/PG9/PG10/PG12
- USB DFU interface on pins PA11/PA12
- FDCAN1 on pins PB8/PB9

For further details on STM32 bootloader, refer to AN2606.

The root secure services (RSS) are embedded in a Flash memory area named secure information block, programmed during ST production.

The RSS enables for example the secure firmware installation (SFI) using the RSS extension firmware (RSSe SFI).

This feature allows the customers to protect the confidentiality of the firmware to be provisioned into the STM32 device when the production is subcontracted to a third party.

The RSS is available on all devices, after enabling the TrustZone through the TZEN option bit.

AN5211 - Rev 2 page 24/40



## **Debug management**

In the SWJ-DP, the two JTAG pins of the SW-DP are multiplexed with some of the five JTAG pins of the JTAG-DP. The host/target interface is the hardware equipment that connects the host to the application board. This interface is made of three components: a hardware debug tool, a SW connector, and a cable connecting the host to the debug tool. The following figure shows the connection of the host to a development board.

Figure 11. Host-to-board connection



The Nucleo demonstration board embeds the debug tools (ST-LINK), so it can be directly connected to the PC through an USB cable. The ST-LINK requires by default to have an enumeration with a host able to supply 100 mA to power the MCU, hence user must use jumper JP1 on the Nucleo board, which can be set if the maximum current consumption on U5V does not exceed 100 mA.

#### 6.1 SWJ debug port (JTAG and serial wire)

The STM32L5 Series core integrates the serial-wire/JTAG debug port (SWJ-DP). It is an Arm standard CoreSight<sup>™</sup> debug port that combines:

- the JTAG debug port (JTAG-DP) that provides a 5-pin standard JTAG interface to the AHP-AP port
- the serial-wire debug port (SW-DP) that provides a 2-pin (clock + data) interface to the AHP-AP port

#### 6.2 Pinout and debug port pins

STM32L5 microcontrollers are offered in various packages, with different numbers of pins. As a result, some functionalities related to the pin availability may differ from one package to another.

#### 6.2.1 **SWJ-DP** pins

Five pins are used as outputs for the SWJ-DP, as alternate functions of general-purpose I/Os (GPIOs). These pins are available on all packages.

| SWJ-DP pin name     | Туре            | Description              | Type | Debug assignment                          | - Pin assignment    |  |
|---------------------|-----------------|--------------------------|------|-------------------------------------------|---------------------|--|
| SWJ-DF pili lialile | JTAG debug port |                          |      | SW debug port                             | riii assigiiiileiit |  |
| JTMS/SWDIO          | 1               | JTAG test mode selection | I/O  | Serial-wire data input/output             | PA13                |  |
| JTCK/SWCLK          | I               | JTAG test clock          | ı    | Serial-wire clock                         | PA14                |  |
| JTDI                | I               | JTAG test data input     | -    | -                                         | PA15                |  |
| JTDO/TRACESWO       | 0               | JTAG test data output    | -    | TRACESWO if asynchronous trace is enabled | PB3                 |  |
| JNTRST              | 1               | JTAG test nReset         | _    | -                                         | PB4                 |  |

Table 7. Debug port pin assignment

AN5211 - Rev 2 page 25/40



### 6.2.2 Flexible SWJ-DP pin assignment

After reset (SYSRESETn or PORESETn), the five pins used for the SWJ-DP are assigned as dedicated pins, immediately usable by the debugger host (the trace outputs are not assigned, except if explicitly programmed by the debugger host).

Table 8 shows the different possibilities for releasing some pins. For more details, see the related STM32L5 Series reference manual.

SWJ I/O pin assigned Available debug ports PA13/JTMS/ PA14/JTCK/ **PB4/** PA15/JTDI PB3/ JTDO JNTRST **SWDIO SWCLK** Full SWJ (JTAG-DP + SW-DP) - Reset state Х Х Х Х Х Full SWJ (JTAG-DP + SW-DP), without JNTRST Χ Χ Χ Χ JTAG-DP disabled and SW-DP enabled Χ Х JTAG-DP disabled and SW-DP disabled Released

Table 8. SWJ I/O pin availability

## 6.2.3 Internal pull-up and pull-down resistors on JTAG pins

The JTAG input pins must *not* be floating, as they are directly connected to flip-flops controlling the debug mode features. Special care must be taken with the SWCLK/TCK pin, directly connected to the clock of some of these flip-flops.

To avoid any uncontrolled I/O levels, the MCUs of the STM32L5 Series embed internal pull-up and pull-down resistors on the JTAG input pins:

- JNTRST: internal pull-up
- · JTDI: internal pull-up
- JTMS/SWDIO: internal pull-up
- TCK/SWCLK: internal pull-down

Once a JTAG I/O is released by the user software, the GPIO controller takes control again. The reset states of the GPIO control registers put the I/Os in the following equivalent states:

- JNTRST: input pull-up
- JTDI: input pull-up
- JTMS/SWDIO: input pull-up
- JTCK/SWCLK: input pull-down
- JTDO: input floating

The software can then use these I/Os as standard GPIOs.

Note:

The JTAG IEEE standard recommends to add pull-up resistors on TDI, TMS and nTRST but, there is no special recommendation for TCK. However, for the STM32L5 Series, an integrated pull-down resistor is used for JTCK. Having embedded pull-up and pull-down resistors removes the need to add external resistors.

### 6.2.4 SWJ-DP connection with standard JTAG connector

The connection between STM32L5 devices and a standard JTAG connector is shown in the following figure.

AN5211 - Rev 2 page 26/40





Figure 12. JTAG connector implementation

## 6.3 Serial wire debug (SWD) pin assignment

The same SWD pin assignment is available on all STM32L5 Series packages.

 SWD port
 Pin assignment

 Type
 Debug assignment

 SWDIO
 I/O
 Serial wire data input/output
 PA13

 SWCLK
 I
 Serial wire clock
 PA14

Table 9. SWD port pins

## 6.3.1 SWD pin assignment

After reset (SYSRESETn or PORESETn), the pins used for the SWD are assigned as dedicated pins, immediately usable by the debugger host.

The MCU offers the possibility to disable the SWD, therefore releasing the associated pins for general-purpose I/O (GPIO) usage. For more details on how to disable SWD port, refer to the I/O pin alternate function multiplexer and mapping section of the related STM32L5 Series reference manual.

### 6.3.2 Internal pull-up and pull-down on SWD pins

Once the SWD I/O is released by the user software, the GPIO controller takes control of these pins. The reset states of the GPIO control registers put the I/Os in the equivalent states:

- SWDIO: alternate function pull-up
- SWCLK: alternate function pull-down

Having embedded pull-up and pull-down resistors removes the need to add external resistors.

AN5211 - Rev 2 page 27/40



## 6.3.3 SW-DP connection with standard SWD connector

The following figure shows the connection between the STM32L5 Series and a standard SWD connector.

Figure 13. SWD port connection



AN5211 - Rev 2 page 28/40



## 7 Recommendations

## 7.1 Printed circuit board

For technical reasons, it is best to use a multilayer printed circuit board (PCB) with a separate layer dedicated to ground ( $V_{SS}$ ) and another dedicated to the  $V_{DD}$  supply. This provides good decoupling and a good shielding effect. For many applications, economical reasons prohibit the use of this type of board. In this case, the major requirement is to ensure a good structure for ground and for the power supply.

## 7.2 Component position

A preliminary layout of the PCB must separate circuits into different blocks:

- · High-current circuits
- Low-voltage circuits
- Digital component circuits
- · Circuits separated according to their EMI contribution, to reduce noise due to cross-coupling on the PCB.

## 7.3 Ground and power supply (V<sub>SS</sub>, V<sub>DD</sub>, V<sub>SSA</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>DDIO2</sub>, V<sub>DDSMPS</sub>)

Respect the following rules related to grounding:

- Ground every block (noisy, low-level sensitive, digital or others) individually.
- · Return all grounds to a single point.
- Avoid loops (or ensure they have a minimum area).

To improve analog performance, the user must use separate supply sources for  $V_{DD}$  and  $V_{DDA}$ , and place the decoupling capacitors as close as possible to the device.

The power supplies must be implemented close to the ground line to minimize the area of the supplies loop. This is because the supply loop acts as an antenna, and as the main transmitter/receiver of EMI. All component-free PCB areas must be filled with additional grounding, to create a kind of shielding (especially when using single-layer PCBs).

## 7.4 Decoupling

Power supply and ground pins must be properly connected to the power supplies. These connections (including pads, tracks and vias) must have an impedance as low as possible. This is typically achieved with thick and wide tracks, and, preferably, the use of dedicated power supply planes in multilayer PCBs.

In addition, each power supply pair should be decoupled with filtering ceramic capacitors (100 nF) and a tantalum or ceramic capacitor ( $\sim$ 10  $\mu$ F), connected in parallel on the STM32L5 MCU. Some packages use a common VSS pin for several VDD pins, instead of a pair of power pins (one VSS for each VDD). In that case the capacitors must be between each VDD pin and the common VSS pin. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB. Typical values are 10 nF to 100 nF, but exact values depend upon the application. The following figure shows the typical layout of such a VDD/VSS pin pair.

AN5211 - Rev 2 page 29/40



Figure 14. Typical layout for VDD/VSS pin pair

## 7.5 Other signals

When designing an application, the EMC performance can be improved by closely studying the following:

- Signals for which a temporary disturbance affects the running process permanently (which is the case for interrupts and handshaking strobe signals but, not the case for LED commands).
  - For these signals, a surrounding ground trace, shorter lengths, and the absence of noisy and sensitive traces nearby (crosstalk effect) improve EMC performance.
  - For digital signals, the best possible electrical margin must be reached for the two logical states and slow Schmitt triggers are recommended to eliminate parasitic states.
- Noisy signals (example, clock)
- Sensitive signals (example, high impedance)

## 7.6 Unused I/Os and features

All microcontrollers are designed for a variety of applications and often a particular application does not use 100% of the MCU resources.

To increase EMC performance and avoid extra power consumption, the unused features of the device should be disabled and disconnected from the clock tree. The unused clock source should be disabled and the unused I/Os should not be left floating. The unused I/O pins should be configured as analog input by software; they should also be connected to a fixed logic level 0 or 1 by an external or internal pull-up or pull-down or configured as output mode using software.

AN5211 - Rev 2 page 30/40



## 8 Reference design

## 8.1 Description

The reference designs described in this section are based on the LQFP144 package, but they can be tailored to any STM32L5 Series device with a different package, using the pin correspondence given in Section 8.2.

### 8.1.1 Clock

Two clock sources are used for the microcontroller:

- LSE: X2–32.768 kHz crystal for the embedded RTC
- HSE: X1–8 MHz crystal for the STM32L5 Series microcontroller

Refer to Section 4 Clocks.

### 8.1.2 Reset

The reset signal in the reference design figures shown in Section 8.2 Component references is active low. The reset sources include:

- Reset button (B1)
- Debugging tools via the connector CN1

Refer to Section 2.4 Reset and power supply supervisor.

## 8.1.3 Boot mode

The boot option is configured by setting switches SW1 (Boot 0). Refer to Section 5 Boot configuration.

Note: When waking up from Standby mode, the BOOT pin is sampled. In this situation, the user needs to pay attention to its value.

## 8.1.4 SWD interface

The reference design shows the connection between the STM32L5 Series and a standard SWD connector. Refer to Section 6 Debug management.

Note: It is recommended to connect the reset pins so as to be able to reset the application from the tools.

## 8.1.5 Power supply

Refer to Section 2 Power supplies management.

## 8.2 Component references

Table 10. Mandatory components

| Reference    | Туре            | Value                     | Quantity | Comments                                                                       |
|--------------|-----------------|---------------------------|----------|--------------------------------------------------------------------------------|
| U1A          | Microcontroller | STM32L5 Series<br>LQFP144 | 1        | 144-pin package                                                                |
| C8, C11, C13 |                 | 100 nF                    | 10 + 2   | Ceramic capacitor (for decoupling)                                             |
| C9, C10      |                 | 4.7 μF                    | 1        | Tantalum, chemical or ceramic capacitor (for decoupling)                       |
| C6, C16      | Capacitor       | 1 μF                      | 3        | Ceramic capacitor (for decoupling)                                             |
| C14, C15     |                 | 1 μF                      | 1        | Ceramic capacitor (for decoupling), used for internal voltage reference buffer |
| С            |                 | 4.7 µF                    | 1        | SMPS output capacitor, used in the STM32L5x2xxxxQ                              |
| L            | Inductor        | 4.7 µH                    | 1        | SMPS inductance, used in the STM32L5x2xxxxQ                                    |

AN5211 - Rev 2 page 31/40



**Table 11. Optional components** 

| Reference  | Туре         | Value      | Quantity | Comments                                                                                                                          |
|------------|--------------|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|
| R1         | Resistor     | 390 Ω      | 1        | For HSE: the value depends upon crystal characteristics, refer to AN2867                                                          |
| R3, R4, R5 | Resisioi     | 10 kΩ      | 3        | For ST-LINK interface                                                                                                             |
| C5         |              | 100 nF     | 1        | Ceramic capacitor                                                                                                                 |
| C7         |              | 10 nF      | 1        | Ceramic capacitor                                                                                                                 |
| C1, C2     | Capacitor    | 6.8 pF     | 2        | For LSE: the value depends upon crystal characteristics. Fits for MC-306 32.768K-E3, which has a load capacitance of 6 pF.        |
| C3, C4     |              | 20 pF      | 2        | For HSE: the value depends upon crystal characteristics, refer to AN2867                                                          |
| X1         | Quartz       | 8 MHz      | 1        | For HSE                                                                                                                           |
| X2         | Quartz       | 32.764 kHz | 1        | For LSE                                                                                                                           |
| SW1        | Switch       | -          | 1        | To select the right boot mode                                                                                                     |
| B1         | Push-button  | -          | 1        | -                                                                                                                                 |
| L1         | Ferrite bead | -          | 1        | For EMC reduction on $V_{\text{DDA}}$ supply, can be replaced by a direct connection between $V_{\text{DD}}$ and $V_{\text{DDA}}$ |

Figure 15. STM32L5x2xx reference design



AN5211 - Rev 2 page 32/40





Figure 16. STM32L5x2xxxxQ reference design

AN5211 - Rev 2 page 33/40



# **Revision history**

**Table 12. Document revision history** 

| Date        | Version | Changes                                                                                                                                       |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 04-Oct-2019 | 1       | Initial release.                                                                                                                              |
| 21-Oct-2022 | 2       | Updated Figure 18. STM32L5x2xx reference design and Figure 19. STM32L5x2xxxxQ reference design .  Minor text edits across the whole document. |

AN5211 - Rev 2 page 34/40



## **Contents**

| 1 | General information       |                      |                                                                        |    |  |  |  |  |  |  |  |
|---|---------------------------|----------------------|------------------------------------------------------------------------|----|--|--|--|--|--|--|--|
| 2 | Power supplies management |                      |                                                                        |    |  |  |  |  |  |  |  |
|   | 2.1                       | Power supplies       |                                                                        |    |  |  |  |  |  |  |  |
|   |                           | 2.1.1                | Independent analog peripherals supply                                  | 6  |  |  |  |  |  |  |  |
|   |                           | 2.1.2                | Independent I/O supply rail                                            | 7  |  |  |  |  |  |  |  |
|   |                           | 2.1.3                | Independent USB transceivers supply                                    | 7  |  |  |  |  |  |  |  |
|   |                           | 2.1.4                | Battery backup domain                                                  | 7  |  |  |  |  |  |  |  |
|   |                           | 2.1.5                | Voltage regulator                                                      | 8  |  |  |  |  |  |  |  |
|   |                           | 2.1.6                | Dynamic voltage scaling management                                     | 9  |  |  |  |  |  |  |  |
|   | 2.2                       | Power                | supply schemes                                                         | 10 |  |  |  |  |  |  |  |
|   | 2.3                       | Power                | supply sequence                                                        | 13 |  |  |  |  |  |  |  |
|   |                           | 2.3.1                | Power supplies isolation                                               | 13 |  |  |  |  |  |  |  |
|   |                           | 2.3.2                | General requirements                                                   | 14 |  |  |  |  |  |  |  |
|   |                           | 2.3.3                | Particular conditions during power-down phase                          | 14 |  |  |  |  |  |  |  |
|   | 2.4                       | Reset                | and power supply supervisor                                            | 15 |  |  |  |  |  |  |  |
|   |                           | 2.4.1                | Power-on reset (POR), power-down reset (PDR), and Brownout reset (BOR) | 15 |  |  |  |  |  |  |  |
|   |                           | 2.4.2                | Power reset                                                            | 16 |  |  |  |  |  |  |  |
|   |                           | 2.4.3                | System reset                                                           | 16 |  |  |  |  |  |  |  |
|   |                           | 2.4.4                | Backup domain reset                                                    | 17 |  |  |  |  |  |  |  |
| 3 | Pacl                      | kages                |                                                                        | 18 |  |  |  |  |  |  |  |
|   | 3.1                       | Packa                | ge selection                                                           | 18 |  |  |  |  |  |  |  |
|   | 3.2                       | Pinout compatibility |                                                                        |    |  |  |  |  |  |  |  |
| 4 | Cloc                      | ks                   |                                                                        | 20 |  |  |  |  |  |  |  |
|   | 4.1                       | HSE c                | lock                                                                   | 20 |  |  |  |  |  |  |  |
|   |                           | 4.1.1                | External crystal/ceramic resonator (HSE crystal)                       | 21 |  |  |  |  |  |  |  |
|   |                           | 4.1.2                | External source (HSE bypass)                                           | 21 |  |  |  |  |  |  |  |
|   | 4.2                       | HSI16                | clock                                                                  | 21 |  |  |  |  |  |  |  |
|   | 4.3                       |                      | ock                                                                    |    |  |  |  |  |  |  |  |
|   |                           | 4.3.1                | Hardware auto calibration with LSE (PLL-mode)                          |    |  |  |  |  |  |  |  |
|   | 4.4                       |                      | lock                                                                   |    |  |  |  |  |  |  |  |
|   |                           |                      |                                                                        |    |  |  |  |  |  |  |  |



|     |                  | 4.4.1                                 | External source (LSE bypass)                                       | 22 |  |  |  |  |  |  |  |
|-----|------------------|---------------------------------------|--------------------------------------------------------------------|----|--|--|--|--|--|--|--|
| 5   | Boo              | t config                              | uration                                                            | 23 |  |  |  |  |  |  |  |
|     | 5.1              | Boot m                                | node selection                                                     | 23 |  |  |  |  |  |  |  |
|     | 5.2              | Embed                                 | dded bootloader and RSS                                            | 24 |  |  |  |  |  |  |  |
| 6   | Debug management |                                       |                                                                    |    |  |  |  |  |  |  |  |
|     | 6.1              | SWJ debug port (JTAG and serial wire) |                                                                    |    |  |  |  |  |  |  |  |
|     | 6.2              | Pinout                                | and debug port pins                                                | 25 |  |  |  |  |  |  |  |
|     |                  | 6.2.1                                 | SWJ-DP pins                                                        | 25 |  |  |  |  |  |  |  |
|     |                  | 6.2.2                                 | Flexible SWJ-DP pin assignment                                     | 26 |  |  |  |  |  |  |  |
|     |                  | 6.2.3                                 | Internal pull-up and pull-down resistors on JTAG pins              | 26 |  |  |  |  |  |  |  |
|     |                  | 6.2.4                                 | SWJ-DP connection with standard JTAG connector                     | 26 |  |  |  |  |  |  |  |
|     | 6.3              | Serial                                | wire debug (SWD) pin assignment                                    | 27 |  |  |  |  |  |  |  |
|     |                  | 6.3.1                                 | SWD pin assignment                                                 | 27 |  |  |  |  |  |  |  |
|     |                  | 6.3.2                                 | Internal pull-up and pull-down on SWD pins                         | 27 |  |  |  |  |  |  |  |
|     |                  | 6.3.3                                 | SW-DP connection with standard SWD connector                       | 28 |  |  |  |  |  |  |  |
| 7   | Recommendations  |                                       |                                                                    |    |  |  |  |  |  |  |  |
|     | 7.1              | Printed circuit board                 |                                                                    |    |  |  |  |  |  |  |  |
|     | 7.2              | Compo                                 | onent position                                                     | 29 |  |  |  |  |  |  |  |
|     | 7.3              | Ground                                | d and power supply (VSS, VDD, VSSA, VDDA, VDDUSB, VDDIO2, VDDSMPS) | 29 |  |  |  |  |  |  |  |
|     | 7.4              | Decou                                 | pling                                                              | 29 |  |  |  |  |  |  |  |
|     | 7.5              | Other                                 | signals                                                            | 30 |  |  |  |  |  |  |  |
|     | 7.6              | Unuse                                 | d I/Os and features                                                | 30 |  |  |  |  |  |  |  |
| 8   | Refe             | rence d                               | design                                                             | 31 |  |  |  |  |  |  |  |
|     | 8.1              | Descri                                | ption                                                              | 31 |  |  |  |  |  |  |  |
|     |                  | 8.1.1                                 | Clock                                                              | 31 |  |  |  |  |  |  |  |
|     |                  | 8.1.2                                 | Reset                                                              | 31 |  |  |  |  |  |  |  |
|     |                  | 8.1.3                                 | Boot mode                                                          | 31 |  |  |  |  |  |  |  |
|     |                  | 8.1.4                                 | SWD interface                                                      | 31 |  |  |  |  |  |  |  |
|     |                  | 8.1.5                                 | Power supply                                                       | 31 |  |  |  |  |  |  |  |
|     | 8.2              | Compo                                 | onent references                                                   | 31 |  |  |  |  |  |  |  |
| Rev | ision            | history                               |                                                                    | 34 |  |  |  |  |  |  |  |



| Contents       | 35 |
|----------------|----|
| ist of tables  | 38 |
| ist of figures | 39 |



## **List of tables**

| Table 1.  | SMPS mode summary                                | . 9 |
|-----------|--------------------------------------------------|-----|
| Table 2.  | Package summary for the STM32L5 Series           | 18  |
| Table 3.  | Pinout summary for STM32L5 Series                | 19  |
| Table 4.  | HSE/LSE clock sources                            | 20  |
| Table 5.  | Boot modes when TrustZone is disabled (TZEN = 0) | 23  |
| Table 6.  | Boot modes when TrustZone is enabled (TZEN = 1)  | 23  |
| Table 7.  | Debug port pin assignment                        | 25  |
| Table 8.  | SWJ I/O pin availability                         |     |
| Table 9.  | SWD port pins                                    | 27  |
| Table 10. | Mandatory components                             | 31  |
| Table 11. | Optional components                              | 32  |
| Table 12. | Document revision history                        | 34  |



# **List of figures**

| Figure 1.  | STM32L552xx and STM32L562xx power supply overview       | . 4 |
|------------|---------------------------------------------------------|-----|
| Figure 2.  | STM32L552xxxxP and STM32L562xxxxP power supply overview | . 5 |
| Figure 3.  | STM32L552xxxxQ and STM32L562xxxxQ power supply overview | . 6 |
| Figure 4.  | STM32L552xx power supply scheme                         | 11  |
| Figure 5.  | STM32L552xxxxP power supply overview                    | 12  |
| Figure 6.  | STM32L552xxxxQ power supply overview                    | 13  |
| Figure 7.  | Power-up/down sequence                                  |     |
| Figure 8.  | Power-down phase                                        | 15  |
| Figure 9.  | Brownout reset waveform                                 | 16  |
| Figure 10. | Simplified diagram of the reset circuit                 |     |
| Figure 11. | Host-to-board connection                                | 25  |
| Figure 12. | JTAG connector implementation                           | 27  |
| Figure 13. | SWD port connection                                     |     |
| Figure 14. | Typical layout for VDD/VSS pin pair                     | 30  |
| Figure 15. | STM32L5x2xx reference design                            | 32  |
| Figure 16. | STM32L5x2xxxxQ reference design                         | 33  |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics – All rights reserved

AN5211 - Rev 2 page 40/40