Q1:

In this question, we should make ALU using the table below and always statement.

| Opcode | Function                        |
|--------|---------------------------------|
| 000    | outW = 2sComp(inA)              |
| 001    | outW = inA + 1                  |
| 010    | outW = inA + inB + inC          |
| 011    | $outW = inA + inB \times 0.5$   |
| 100    | outW = inA & inB                |
|        | (Bitwise)                       |
| 101    | $outW = inA \mid inB$ (Bitwise) |
| 110    | $outW = \{inA[7:0], inB[7:0]\}$ |
| 111    | No operation                    |

First, we draw the circuit:



Part a:

### Here is the code:

```
1 `timescale 1ns/1ns
 3 pmodule Q1 ALU(input signed [15:0] inA, inB,
 4
             input inC, input [2:0] opc,
 5
             output reg [15:0] outW,
 6
             output zero, neg
 7
         );
 8
 9
        always @(inA, inB, inC, opc) begin
10 卓
11
             outW = 16'd0;
12 点
             case (opc)
                 3'b000: outW = \sim inA + 1;
13
14
                 3'b001: outW = inA + 1;
15
                 3'b010: outW = inA + inB + inC;
16
                 3'b011: outW = inA + (inB >>> 1);
17
                 3'b100: outW = inA & inB;
                 3'b101: outW = inA \mid inB;
18
19
                 3'b110: outW = \{inA[7:0], inB[7:0]\};
20
                 3'b111: outW = 16'd0;
2.1
                 default: outW = 16'bx;
2.2
23
             endcase
2.4
        end
25
        assign neg = outW[15];
26
         assign zero = ~|outW;
27
28
29
    endmodule
```

Now we have to use testbench to verify our circuit:

```
F:/Madar_CA/CA3/Q1_ALU_TB.v (/tb_ALU) - Default =
         timescale 1ns/1ns
       pmodule tb_ALU;
          reg signed [15:0] inpA, inpB;
          reg inpC;
   5
          reg [2:0] opcode;
    6
          wire signed [15:0] outputW, outputWW;
    7 🛧
          wire zero_flag, neg_flag, zero_flag_y, neg_flag_y;
   8
    9
          Q1 ALU uut(inpA,inpB,inpC, opcode,outputW,zero flag,neg flag);
   10
          Q1_ALU_yosys cut(inpA,inpB,inpC,opcode,outputWW,zero_flag_y,neg_flag_y);
   11
   12
          initial begin
             #100
   13
             opcode = 3'b000;
  14
  15
             inpC = 1'b1;
  16
             inpA = 16'd7;
             inpB = 16'd64;
   17
   18
  19
             #100 inpC = 1'b0;
  20
             #100 opcode = 3'b001;
   21
             #100 opcode = 3'b010;
   22
             #100 opcode = 3'b011;
   23
             #100 opcode = 3'b100;
             #100 opcode = 3'b101;
  24
  25
             #100 opcode = 3'b110;
   26
             #100 opcode = 3'b111;
   27
             #100
             opcode = 3'b000;
   29
             inpB = $random;
   30
             repeat(5) begin
   31
   32
                 opcode = $random;
                 inpA = $random;
   33
   34
             end
             #100 $stop;
   35
  36
   37
          end
       endmodule
```

And this is the timing digram and the results of it:



# Part b: Now we use Yosys to synthsis the code (Results of synthesis in Yosys without our library.) Number of cells is 446.

```
=== Q1_ALU ===
  Number of wires:
  Number of wire bits:
                                    483
  Number of public wires:
                                     7
  Number of public wire bits:
                                     54
  Number of memories:
                                      0
  Number of memory bits:
                                      0
  Number of processes:
                                      0
  Number of cells:
                                    446
     $ AND
                                     63
                                     48
     $ AOI3
     $ A0I4
                                      4
                                     16
                                     34
                                     62
     $ NOT
                                     56
     $ OAI3
                                     43
     $ OAI4
                                     15
                                     72
      XNOR
                                     19
     $ XOR
```

Results of synthesis in Yosys with our library.

```
4.1.2. Re-integrating ABC results.
ABC RESULTS:
                          NAND cells:
ABC RESULTS:
                           NOR cells:
                                            439
                                            137
ABC RESULTS:
                          NOT cells:
ABC RESULTS:
                    internal signals:
                                            429
ABC RESULTS:
                       input signals:
                                             36
ABC RESULTS:
                      output signals:
                                             17
```

Number of cells: 756

Part c: There is in the zip file. (the files of pre & post synthesis are called (in order) ->Q1\_ALU.v, Q1 ALU yosys)

#### Part d:

We made ALU (in first question) by Verilog using software components and elements like 'always', case statement and...so we don't know with which hardware components Verilog implements this circuit.

But in part c, Yosys simulates the hardware by the library provided. And some delays are considered in it. I guess that because part c ciruit is completely made with hardware and gates, it is slower than the part one circuit.

Now, we can calculate the times using command "time {run -all}". We should first use "vsim" and then the command above.

### Pre synthesis:

```
# Break in Module tb_ALU_2 at F:/Madar_CA/CA3/Q2_ALU_TB.v line 37 # 207827 microseconds per iteration
```

## Post synthesis:

```
# Break in Module tb_ALU_2 at F:/Madar_CA/CA3/Q2_ALU_TB.v line 37
# 231591 microseconds per iteration
```

Q2: Here is the hardware of this question:



### This is the code:

```
timescale 1ns/1ns
       Finodule mux(output signed[15:0]out,input [1:0]opc,input signed[15:0]a,b,c,d);
   3
              assign out= (opc==2'b00) ? a:
                             (opc==2'b01) ? b:
   4
   5
                             (opc==2'b10) ? c:
   6
                             (opc==2'b11) ? d:16'b0;
   7
        Lendmodule
   8
   9
       module mux c(output out, input [2:0] opc, input inC);
  10
              assign out =
  11
                   ((opc[1:0] == 2'b00) || (opc[1:0] == 2'b01)) ? 1'b1:
  12
                   (opc[1:0] == 2'b10) ? inC:
  13
                   (opc[1:0] == 2'b11) ? 1'b0:
  14
                   1'b0;
  15
        Lendmodule
  16
  17
       pmodule and_op (output signed[15:0]out,input signed[15:0]a,b);
  18
             assign out=a&b;
       endmodule
  19
  20
  21
      pmodule or op (output signed[15:0]out,input signed[15:0]a,b);
  22
  23
             assign out=a|b;
       endmodule
  24
  25
  27
             assign out=~a;
        Lendmodule
  28
  29
  30
      module shift right op (output signed[15:0]out,input signed[15:0]a);
  31
             assign out= a>>>1;
        Lendmodule
  32
  33
34 pmodule adder_op (output signed[15:0]out,input cin,input signed[15:0]a,b);
35
       assign out=a+b+cin;
    endmodule
36
   module concat_op(output signed[15:0]out,input signed[15:0]a,b);
39
        assign out={a[7:0],b[7:0]};
   endmodule
40
   module Q2_ALU(input signed [15:0]inA,inB ,input inC,input [2:0] opc
43
    ,output reg signed [15:0]outW ,output zer,neg);
44
        wire signed[15:0] anded_wire,ored_wire,concat_wire,not_wire,shift_wire,res3,res2,res1,adddd;
45
        wire i;
46
        and op and0 (anded wire, inA, inB);
        or_op or0(ored_wire,inA,inB);
48
        concat_op concat0(concat_wire,inA,inB);
        not_op not0(not_wire,inA);
shift_right_op shifter(shift_wire,inB);
mux mux1(res3,opc[1:0],anded_wire,ored_wire,concat_wire,16'b0);
49
50
51
52
53
54
55
        mux mux2(res2,opc[1:0],not_wire,inA,inA,inA);
        mux mux3(res1,opc[1:0],16'b0,16'b0,inB,shift_wire);
        mux_c mux4(i,opc,inC);
adder op adder0(adddd,i,res2,res1);
        assign outW=(opc[2]==0)?adddd:res3;
57
58
        assign neg=outW[15];
59
        assign zer= ~ |outW;
60
    endmodule
```

# This is the test bench for all parts of this assignment:

```
`timescale 1ns/1ns
      module tb_ALU_2();
reg signed [15:0] inpA, inpB;
             reg inpC;
             reg [2:0] opcode;
            wire signed [15:0] outputWQ1,outputWQ1Y,outputWQ2,outputWQ2Y;
wire zero_flagQ1, neg_flagQ1,zero_flagQ1Y, neg_flagQ1Y,zero_flagQ2, neg_flagQ2,zero_flagQ2Y, neg_flagQ2Y;
10
             Q1_ALU uut(inpA,inpB,inpC, opcode,outputWQ1,zero_flagQ1,neg_flagQ1);
            Q1_ALU_yosys cut(inpA,inpB,inpC,opcode,outputWQ1\(\frac{1}{2}\), zero_flagQ1\(\frac{1}{2}\), neg_flagQ1\(\frac{1}{2}\));
Q2_ALU uuut(inpA,inpB,inpC,opcode,outputWQ2,zero_flagQ2,neg_flagQ2);
Q2_ALUy ccut(inpA,inpB,inpC,opcode,outputWQ2\(\frac{1}{2}\), zero_flagQ2\(\frac{1}{2}\), neg_flagQ2\(\frac{1}{2}\));
11
13
           initial begin
                #100
18
                opcode = 3'b000;
                inpC = 1'b1;
inpA = 16'd7;
                inpB = 16'd64;
                #100 inpC = 1'b0;
                #100 opcode = 3'b001;
#100 opcode = 3'b010;
                #100 opcode = 3'b010;
#100 opcode = 3'b100;
#100 opcode = 3'b101;
#100 opcode = 3'b110;
                #100 opcode = 3'b111;
30
                opcode = 3'b000;
                inpB = $random;
repeat(5) begin
33
34 🖨
35
                     #100
                       opcode = $random;
                      inpA = $random;
                #100 $stop;
39
40
           end
42 endmodule
```

# Here is the timing diagram:



Part b: Now we use Yosys to synthsis the code. (Results of synthesis in Yosys without our library).

```
== design hierarchy ===
  Q2_ALU
    adder_op
    and_op
    concat op
    mux
    mux c
    not_op
    or_op
    shift_right_op
  Number of wires:
  Number of wire bits:
                                  1004
  Number of public wires:
                                    55
  Number of public wire bits:
                                   707
  Number of memories:
                                     0
  Number of memory bits:
                                     0
  Number of processes:
                                     0
 Number of cells:
                                   427
    $_AND_
                                    30
                                    11
    $ A0I3
    $ MUX
                                   112
      NAND
    $ NOR
    $ OAI3
                                    57
     OAI4
    $ OR
    $_XNOR_
                                    16
    $ XOR
```

Number of cells is decreased.(from 446 to 427)

### Result of gates using the library provided:

```
4.2.2. Re-integrating ABC results.
ABC RESULTS:
                           NAND cells:
                                             37
ABC RESULTS:
                            NOR cells:
                                            110
                                                         Adder_op
ABC RESULTS:
                            NOT cells:
                                             48
ABC RESULTS:
                    internal signals:
                                             75
ABC RESULTS:
                       input signals:
                                             33
ABC RESULTS:
                      output signals:
Removing temp directory.
4.3.2. Re-integrating ABC results.
ABC RESULTS:
                           NOR cells:
ABC RESULTS:
                           NOT cells:
                                            32
                                                           And_op
ABC RESULTS:
                    internal signals:
                                            0
ABC RESULTS:
                       input signals:
                                            32
ABC RESULTS:
                      output signals:
Removing temp directory.
4.5.2. Re-integrating ABC results.
ABC RESULTS:
                          NAND cells:
                                            81
ABC RESULTS:
                           NOR cells:
                                            51
ABC RESULTS:
                           NOT cells:
                                                              mux
ABC RESULTS:
                    internal signals:
                                            69
ABC RESULTS:
                       input signals:
ABC RESULTS:
                      output signals:
Removing temp directory
4.7.2. Re-integrating ABC results.
ABC RESULTS:
                           NOT cells:
                                            16
ABC RESULTS:
                    internal signals:
                                                            Mux_c
ABC RESULTS:
                       input signals:
                                            16
ABC RESULTS:
                      output signals:
                                            16
Removing temp directory.
4.8.2. Re-integrating ABC results.
ABC RESULTS:
                          NAND cells:
                                            16
ABC RESULTS:
                           NOT cells:
                                            32
ABC RESULTS:
                    internal signals:
                                             0
                                                           Not_op
ABC RESULTS:
                       input signals:
                                            32
ABC RESULTS:
                      output signals:
Removing temp directory.
4.1.2. Re-integrating ABC results.
ABC RESULTS:
                          NAND cells:
                                            58
ABC RESULTS:
                           NOR cells:
ABC RESULTS:
                           NOT cells:
                                                            Or_op
ABC RESULTS:
                   internal signals:
                                            14
ABC RESULTS:
                       input signals:
                                            33
ABC RESULTS:
                      output signals:
                                            17
```

## concat

4.4. Extracting gate netlist of module `\concat\_op' to `<abc-temp-dir>/input.blif'.. Extracted 0 gates and 0 wires to a netlist network with 0 inputs and 0 outputs. Don't call ABC as there is nothing to map. Removing temp directory.

```
4.1.2. Re-integrating ABC results.

ABC RESULTS: NAND cells: 58

ABC RESULTS: NOR cells: 5

ABC RESULTS: NOT cells: 49

ABC RESULTS: internal signals: 14

ABC RESULTS: input signals: 33

ABC RESULTS: output signals: 17
```



4.9. Extracting gate netlist of module `\shift\_right\_op' to `<abc-temp-dir>/input.blif' Extracted 0 gates and 0 wires to a netlist network with 0 inputs and 0 outputs. Don't call ABC as there is nothing to map. Removing temp directory.

# Shift\_right\_op

Number of cells: 556

Part c: It is shown above.

Part d:

Like question 1, part a is made by Verilog using software components like always and case statements, we don't know what hardware implementations does Verilog use for the statements, but yosys simulates the hardware using gates and library provided. I think is that part c is slower because it is completely made by hardware and gates and sth that are limited -> I

mean the limited gates that are in the library provided.

To calculate the time delay: we use again this command while we are in vsim. "time {run -all}"

# Time for part a:

```
# Break in Module tb_ALU_2 at F:/Madar_CA/CA3/Q2_ALU_TB.v line 38
# 230331 microseconds per iteration
```

# And this is for part c:

```
# Break in Module tb_ALU_2 at F:/Madar_CA/CA3/Q2_ALU_TB.v line 38
# 250684 microseconds per iteration
```

### Question 3:

If we compare the synthesized results of question 1 and 2, we can conclude that question 2 circuit is much more efficient because of the hardware implementation and somehow use brain and some fascinating ways to minimize the circuit.

But it is hard to design these circuits and these are a little slower so there is no free lunch!