





```
`timescale ins/ins
module cont_Q1 (
    input clk,rst,y_bigger,start, output reg cnt_en, cnt_set, x_ld, t_ld, t_init, r_ld, r_init, mux_sel,ready);
    reg[2:0] ns,ps;
    parameter [2:0] Idle = 0, Wait = 1, Init = 2, Mult1 = 3, Mult2 = 4, Add = 5;
    always @(ps,y_bigger) begin
    {cnt_en, cnt_set, x_ld, t_ld, t_init, r_ld, r_init, mux_sel, ready} = 9'b0;
    case(ps)
    Idle : begin
    ns = start? Wait : Idle;
wait : begin
ns = start ? wait : Init;
end
                                                                                                                                              Combinationer
           Ė
                                         end

Init : begin

ns = Mult1;

t_init = 1'b1;

r_init = 1'b1;

x_ld = 1'b1;

cnt_set = 1'b1;
           Mult1 : begin
           ns = Mult2;
mux_sel = 1'b0;
t_ld = 1'b1;
                                         end

Mult2 : begin

ns = Add;

mux_sel = 1'b1;

t_ld = 1'b1;
           ᆸ
                                        t_iu - _
end
Add : begin
    ns = y_bigger ? Idle : Mult1;
    r_ld = 1'b1;
    cnt_en = 1'b1;
           end
endcase
                    end
always @(poseage
if(rst)
ps <= Idle;
else
ps <= ns;
                                                                                                                               -sequential
                                      @(posedge clk,posedge rst) begin
          ⊟
              end
endmodule
```

controller (above):

## final cos(x):



## DataPath:



```
timescale ins/ins
module pow_reg_Q1(input clk, rst, ld, input[15:0] reg_in, output reg[15:0] reg_out);
always@(posedge clk, posedge rst) begin
if(rst)
    reg_out <= 16'b0;
else
    reg_out <= (ld) ? reg_in : reg_out;
end
endmodule</pre>
```

## Cos(x) compilation:





## Testbench:

```
`timescale lns/lns
     pmodule cosx_tb();
 2
           reg Start=0,clk=0,rst=0;
           reg [7:0] y=8'b111111111;
           reg [15:0] x=16'b0000000110000000; //cos(1.5) = 0.0707 -> 0.082
 5
           wire [15:0] cosx;
 6
 7
           wire ready;
 8
           final_cosx_Ql CUT(ready,clk,rst,x,y,Start,cosx);
9
           always begin #41;clk=~clk;end
10
           initial begin
11
               #82;
12
               #82;
13
               #82;
               #20; Start = 1;
14
15
               #82; Start=0;
               #1640;
16
17
               #82;
               #82;
18
               #1640;
19
20
               #82;
21
               #82;
               #82; #82; y=8'b000000001; x=16'b000000100000000; //cos(2) = -0.41 -> -0.41
22
               #82; Start = 1;
23
24
               #82; Start=0;
25
               #1640;
26
               #82;
27
               #82;
28
               #82;
29
               #82;
30
               $stop;
31
           end
     L endmodule
32
```

