

## 3 GHz HDMI 5:2 Crosspoint Transceiver with On-Screen Display

**ADV7625 Data Sheet** 

### **FEATURES**

5-input, 2-output crosspoint HDMI transceiver **HDMI** support

3 GHz video support (up to  $4k \times 2k$ )

Audio return channel (ARC)

3DTV support

Content type bits

**CEC 1.4-compatible** 

**Extended colorimetry** 

Character- and icon-based on-screen display (OSD)

3D OSD overlay on all mandatory 3D formats

Support for OSD overlay on 3 GHz video formats

High-bandwidth Digital Content Protection (HDCP 1.4)

HDCP repeater support: up to 127 KSVs supported

300 MHz maximum TMDS clock frequency (up to  $4k \times 2k$ )

48-/36-/30-bit Deep Color input modes supported

Ultralow jitter digital PLL (100% deskew)

TTL pixel port input

Allows digital video input to facilitate analog video support Interlaced-to-progressive converter

2 independent HDMI receivers for 5 input ports

3 GHz support on all inputs

Adaptive equalizer for cable lengths up to 30 meters Flexible internal EDID RAM supports dual EDIDs

Replication of either dual EDID on any input port

5 V detect inputs

Hot Plug assert control outputs

### 2 independent HDMI transmitters

3 GHz support on all outputs

**EDID data extraction** 

Hot Plug detect (HPD) inputs

Audio return channel (ARC) receiver per transmitter

3 GHz color space converter (CSC) per transmitter

#### Audio

**HDMI-compatible audio interface** 

2 independent 8-channel audio extraction ports

2 independent 8-channel audio insertion ports

S/PDIF (IEC 60958-compatible) digital audio input/output

Super Audio CD® (SACD) with DSD input/output interface

High bit rate (HBR) audio

**Dolby® TrueHD** 

**DTS-HD Master Audio™** 

Full audio input and output support

Interrupt controller

Standard identification (STDI) circuit

Software libraries, driver, and application available

### **APPLICATIONS**

#### **AVR**

Soundbar with HDMI repeater support

Matrix switch

Other repeater applications

### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

## **TABLE OF CONTENTS**

| reatures                                         |
|--------------------------------------------------|
| Applications                                     |
| Functional Block Diagram                         |
| Revision History                                 |
| General Description                              |
| Detailed Functional Block Diagram                |
| Specifications                                   |
| Digital, HDMI, and AC Specifications             |
| Data and I <sup>2</sup> C Timing Characteristics |
| Power Specifications1                            |
| Absolute Maximum Ratings1                        |
| Package Thermal Performance1                     |
| ESD Caution1                                     |
| Pin Configuration and Function Descriptions1     |
|                                                  |

| Power Supply Recommendations | 22 |
|------------------------------|----|
| Power-Up Sequence            | 22 |
| Power-Down Sequence          | 22 |
| Theory of Operation          | 23 |
| HDMI Receivers               | 23 |
| HDCP Repeater Functionality  | 23 |
| Digital Audio Ports          | 23 |
| On-Screen Display            | 23 |
| Pixel Port Input             | 23 |
| HDMI Transmitters            | 23 |
| I <sup>2</sup> C Interface   | 23 |
| Other Features               | 23 |
| Outline Dimensions           | 24 |
| Ordering Cuide               | 24 |

### **REVISION HISTORY**

12/13—Revision 0: Initial Version

### **GENERAL DESCRIPTION**

The ADV7625 is a high performance, five-input, dual-output, High-Definition Multimedia Interface (HDMI\*) transceiver with crosspoint and splitter capabilities. The ADV7625 supports 3 GHz video and features two independent HDMI receivers, two independent HDMI transmitters, two audio output ports, two audio input ports, and a pixel port input. The ADV7625 supports all HDCP repeater functions through fully tested Analog Devices, Inc., repeater software libraries and drivers.

The HDMI receivers and transmitters in the ADV7625 support the reception and transmission of 3 GHz video formats up to  $4k \times 2k$  at 24 Hz/25 Hz/30 Hz, in addition to all mandatory HDMI 3D TV formats. The receivers and transmitters also provide support for THX $^{\circ}$  Media Director $^{\sim}$ .

Each HDMI receiver features an integrated equalizer that ensures robust operation of the interface with cable lengths up to 30 meters. The HDMI receivers share a 768-byte volatile extended display identification data (EDID) memory, which can facilitate one or two EDIDs, one for each receiver. Each HDMI port features dedicated 5 V detect and Hot Plug™ assert pins.

Each HDMI transmitter supports audio return channel (ARC) and features an integrated HDMI CEC controller that supports capability discovery and control (CDC).

The ADV7625 offers two audio output ports and two audio input ports. Each audio port supports the extraction and insertion of up to eight channels of audio data out of or into the HDMI streams. HDMI audio formats, including I<sup>2</sup>S, S/PDIF, direct stream digital (DSD), and high bit rate (HBR) audio are supported.

The ADV7625 features a TTL pixel port input that facilitates the reception of digital video data from an analog front-end decoder (for example, the ADV7180, ADV7181D, or ADV7842).

The ADV7625 has an integrated on-screen display (OSD) generator that enables the creation and control of high quality character- and icon-based system status and control displays. The OSD can be overlaid on 3 GHz video formats and 3D video. Customers who are interested in using OSD are provided with Blimp, the Analog Devices OSD development tool.

The ADV7625 is provided in a space-saving, 260-ball, 15 mm  $\times$  15 mm CSP\_BGA surface-mount, RoHS-compliant package and is specified over the 0°C to 70°C temperature range.

### DETAILED FUNCTIONAL BLOCK DIAGRAM



Figure 2. Detailed Functional Block Diagram

### **SPECIFICATIONS**

 $AVDD\_TXA = 1.8 \text{ V} \pm 5\%, AVDD\_TXB = 1.8 \text{ V} \pm 5\%, CVDD = 1.8 \text{ V} \pm 5\%, DVDD = 1.8 \text{ V} \pm 5\%, DVDDIO = 3.3 \text{ V} \pm 5\%, DVDDIO = 3.3 \text{ V} \pm 5\%, DVDDIO = 3.4 \text{ V}$  $PVDD = 1.8 \ V \pm 5\%, PVDD\_TXA = 1.8 \ V \pm 5\%, PVDD\_TXB = 1.8 \ V \pm 5\%, TVDD = 3.3 \ V \pm 5\%, T_{MIN} \ to \ T_{MAX} = 0^{\circ}C \ to \ 70^{\circ}C.$ 

### **DIGITAL, HDMI, AND AC SPECIFICATIONS**

Table 1.

| Parameter                                   | Test Conditions/Comments               | Min  | Тур | Max  | Unit |
|---------------------------------------------|----------------------------------------|------|-----|------|------|
| DIGITAL INPUTS                              |                                        |      |     |      |      |
| Input High Voltage (V <sub>H</sub> )        |                                        | 2    |     |      | V    |
| Input Low Voltage (V <sub>IL</sub> )        |                                        |      |     | 8.0  | V    |
| Input Leakage Current (I <sub>IN</sub> )    |                                        | -60  |     | +60  | μΑ   |
| Input Capacitance (C <sub>IN</sub> )        |                                        |      |     | 20   | pF   |
| DIGITAL INPUTS (5 V TOLERANT) 1             |                                        |      |     |      |      |
| Input High Voltage (V <sub>H</sub> )        |                                        | 2.85 |     |      | V    |
| Input Low Voltage (V <sub>IL</sub> )        |                                        |      |     | 8.0  | V    |
| Input Leakage Current (I <sub>IN</sub> )    | RXA_5V, RXB_5V, RXC_5V, RXD_5V, RXE_5V | -450 |     | +450 | μΑ   |
|                                             | All other 5 V tolerant digital inputs  | -60  |     | +60  | μΑ   |
| DIGITAL OUTPUTS                             |                                        |      |     |      |      |
| Output High Voltage (V <sub>OH</sub> )      |                                        | 2.4  |     |      | V    |
| Output Low Voltage (Vol)                    |                                        |      |     | 0.4  | V    |
| High Impedance Leakage Current (ILEAK)      |                                        |      | 10  |      | μΑ   |
| Output Capacitance (Cout)                   |                                        |      |     | 20   | pF   |
| DIGITAL OUTPUTS (5 V TOLERANT) <sup>2</sup> |                                        |      |     |      |      |
| Output High Voltage (Voн)                   |                                        | 4.85 |     |      | V    |
| Output Low Voltage (Vol)                    |                                        |      |     | 0.4  | V    |
| AC SPECIFICATIONS                           |                                        |      |     |      |      |
| TMDS Input Clock Range                      |                                        | 25   |     | 300  | MHz  |
| TMDS Output Clock Frequency                 |                                        | 25   |     | 300  | MHz  |

<sup>&</sup>lt;sup>1</sup> The following pins are 5 V tolerant inputs: DDC\_SCL\_RXA, DDC\_SDA\_RXA, DDC\_SCL\_RXB, DDC\_SDA\_RXB, DDC\_SCL\_RXC, DDC\_SDA\_RXC, DDC\_SCL\_RXD, DDC\_SDA\_RXD, DDC\_SCL\_RXE, DDC\_SDA\_RXE, RXA\_5V, RXB\_5V, RXC\_5V, RXD\_5V, RXE\_5V, CEC\_A, DDC\_SCL\_TXA, DDC\_SDA\_TXA, TXA\_HPD\_ARC-, TXA\_ARC+, CEC\_B, DDC\_SCL\_TXB, DDC\_SDA\_TXB, TXB\_HPD\_ARC-, and TXB\_ARC+.

The following pins are 5 V tolerant outputs: RXA\_HPA, RXB\_HPA, RXC\_HPA, RXD\_HPA, and RXE\_HPA.

### **DATA AND I<sup>2</sup>C TIMING CHARACTERISTICS**

Table 2.

| Parameter                                                | Symbol                            | Test Conditions/Comments                                 | Min Typ                | Max                   | Unit            |
|----------------------------------------------------------|-----------------------------------|----------------------------------------------------------|------------------------|-----------------------|-----------------|
| VIDEO SYSTEM CLOCK AND XTAL                              |                                   |                                                          |                        |                       |                 |
| Crystal Nominal Frequency                                |                                   |                                                          | 27.0                   | )                     | MHz             |
| Crystal Frequency Stability                              |                                   |                                                          |                        | ±50                   | ppm             |
| External Clock Source                                    |                                   | External crystal must operate at 1.8 V                   |                        |                       |                 |
| Input High Voltage                                       | V <sub>IH</sub>                   | XTAL driven with external clock source                   | 1.2                    |                       | V               |
| Input Low Voltage                                        | V <sub>IL</sub>                   | XTAL driven with external clock source                   |                        | 0.4                   | V               |
| Pixel Port Input Clock Frequency<br>Range                |                                   | Interlaced-to-progressive converter not enabled          | 13.5                   | 148.5                 | MHz             |
|                                                          |                                   | Interlaced-to-progressive converter enabled (480i, 576i) |                        | 13.5                  | MHz             |
| Serial Port EP_SCLK Frequency                            |                                   |                                                          |                        | 27                    | MHz             |
| Audio SCLK Frequency                                     |                                   |                                                          |                        | 49.152                | MHz             |
| Audio MCLK Frequency                                     |                                   |                                                          |                        | 98.304                | MHz             |
| Audio DSD Clock Frequency                                |                                   |                                                          |                        | 5.6448                | MHz             |
| RESET FEATURE                                            |                                   |                                                          |                        |                       |                 |
| Reset Pulse Width                                        |                                   |                                                          | 5                      |                       | ms              |
| I <sup>2</sup> C PORTS (FAST MODE)                       |                                   |                                                          |                        |                       |                 |
| xCL Frequency <sup>1</sup>                               |                                   |                                                          |                        | 400                   | kHz             |
| xCL Minimum Pulse Width High <sup>1</sup>                | t <sub>1</sub>                    |                                                          | 600                    |                       | ns              |
| xCL Minimum Pulse Width Low <sup>1</sup>                 | t <sub>2</sub>                    |                                                          | 1.3                    |                       | μs              |
| Start Condition Hold Time                                | t <sub>3</sub>                    |                                                          | 600                    |                       | ns              |
| Start Condition Setup Time                               | t <sub>4</sub>                    |                                                          | 600                    |                       | ns              |
| xDA Setup Time <sup>2</sup>                              | t <sub>5</sub>                    |                                                          | 100                    |                       | ns              |
| xCL and xDA Rise Time <sup>1, 2</sup>                    | t <sub>6</sub>                    |                                                          |                        | 300                   | ns              |
| xCL and xDA Fall Time <sup>1, 2</sup>                    | <b>t</b> <sub>7</sub>             |                                                          |                        | 300                   | ns              |
| Setup Time (Stop Condition)                              | t <sub>8</sub>                    |                                                          | 0.6                    |                       | μs              |
| SERIAL PORT, MASTER MODE <sup>3, 4</sup>                 |                                   | SPI Mode 0                                               |                        |                       | '               |
| EP_CS Falling Edge to EP_SCLK<br>Rising/Falling Edge     | t <sub>9</sub> , t <sub>10</sub>  |                                                          | 1 × EP_SCLK periods    | 1.5 × EP_SCLK periods | ns              |
| EP_SCLK Rising/Falling Edge<br>to EP_CS Rising Edge      | t <sub>11</sub> , t <sub>12</sub> |                                                          | 1 × EP_SCLK<br>periods | 1.5 × EP_SCLK periods | ns              |
| EP_CS Pulse Width <sup>5</sup>                           | t <sub>13</sub>                   |                                                          | 1000                   | •                     | ns              |
| EP_SCLK High Time                                        | t <sub>14</sub>                   |                                                          | 40                     | 60                    | % duty          |
| EP_SCLK Low Time                                         |                                   |                                                          | 40                     | 60                    | % duty<br>cycle |
| EP_MOSI Start of Data Invalid<br>to EP_SCLK Falling Edge | t <sub>15</sub>                   |                                                          |                        | 0                     | ns              |
| EP_CS Start of Data Invalid to<br>EP_SCLK Falling Edge   | t <sub>15</sub>                   |                                                          |                        | 0                     | ns              |
| EP_SCLK Falling Edge to EP_MOSI<br>End of Data Invalid   | t <sub>16</sub>                   |                                                          |                        | 2.15                  | ns              |
| EP_SCLK Falling Edge to EP_CS<br>End of Data Invalid     | t <sub>16</sub>                   |                                                          |                        | 2.15                  | ns              |
| EP_MISO Setup Time                                       | t <sub>17</sub>                   | Valid regardless of the EP_SCLK active edge used         | 7.5                    |                       | ns              |
| EP_MISO Hold Time                                        | t <sub>18</sub>                   | Valid regardless of the EP_SCLK active edge used         | 0                      |                       | ns              |

| Parameter                                              | Symbol          | Test Conditions/Comments                             | Min | Тур                           | Max | Unit            |
|--------------------------------------------------------|-----------------|------------------------------------------------------|-----|-------------------------------|-----|-----------------|
| SERIAL PORT, SLAVE MODE <sup>3, 4</sup>                |                 | SPI Mode 0                                           |     |                               |     |                 |
| EP_CS Falling Edge to EP_SCLK<br>Rising Edge           | t <sub>20</sub> |                                                      | 10  |                               |     | ns              |
| Final EP_SCLK Rising Edge to EP_CS<br>Rising Edge      | t <sub>22</sub> |                                                      | 10  |                               |     | ns              |
| EP_CS Pulse Width <sup>5</sup>                         | t <sub>23</sub> |                                                      |     | 20 × EP_SCLK<br>periods       |     | ns              |
| EP_SCLK High Time                                      | t <sub>24</sub> |                                                      | 45  | penous                        | 55  | % duty          |
| EP_SCLK Low Time                                       |                 |                                                      | 45  |                               | 55  | % duty          |
| EP_MOSI Setup Time                                     | t <sub>25</sub> |                                                      | 0.5 |                               |     | ns              |
| EP MOSI Hold Time                                      | t <sub>26</sub> |                                                      | 1.4 |                               |     | ns              |
| EP_SCLK Falling Edge to EP_MISO Start of Data Invalid  | t <sub>27</sub> |                                                      | 5.5 |                               |     | ns              |
| EP_SCLK Falling Edge to EP_MISO<br>End of Data Invalid | t <sub>28</sub> |                                                      |     |                               | 9   | ns              |
| VIDEO DATA AND CONTROL INPUTS                          |                 |                                                      |     |                               |     |                 |
| PCLK High Time⁵                                        | t <sub>29</sub> |                                                      |     | 0.45 to 0.55 ×<br>PCLK period |     | % duty<br>cycle |
| PCLK Low Time <sup>5</sup>                             |                 |                                                      |     | 0.45 to 0.55 ×<br>PCLK period |     | % duty          |
| Pixel Port Input, Setup Time,<br>SDR and DDR Modes     | t <sub>30</sub> | Data latched on rising edge                          | 1.0 |                               |     | ns              |
| Pixel Port Input, Hold Time,<br>SDR and DDR Modes      | t <sub>31</sub> | Data latched on rising edge                          | 1.4 |                               |     | ns              |
| Pixel Port Input, Setup Time,<br>DDR Mode              | t <sub>32</sub> | Data latched on falling edge                         | 1.0 |                               |     | ns              |
| Pixel Port Input, Hold Time,<br>DDR Mode               | t <sub>33</sub> | Data latched on falling edge                         | 1.4 |                               |     | ns              |
| AUDIO INPUT PORTS, I <sup>2</sup> S INPUT              |                 |                                                      |     |                               |     |                 |
| APx_IN_SCLK High Time                                  | t <sub>37</sub> |                                                      | 45  |                               | 55  | % duty<br>cycle |
| APx_IN_SCLK Low Time                                   |                 |                                                      | 45  |                               | 55  | % duty          |
| APx_IN Data Setup Time                                 | t <sub>38</sub> |                                                      | 2.3 |                               |     | ns              |
| APx_IN Data Hold Time                                  | t <sub>39</sub> |                                                      | 1.6 |                               |     | ns              |
| AUDx_IN_SCLK High Time                                 | t <sub>37</sub> |                                                      | 45  |                               | 55  | % duty<br>cycle |
| AUDx_IN_SCLK Low Time                                  |                 |                                                      | 45  |                               | 55  | % duty<br>cycle |
| AUDx_IN Data Setup Time                                | t <sub>38</sub> |                                                      | 1.0 |                               |     | ns              |
| AUDx_IN Data Hold Time                                 | t <sub>39</sub> |                                                      | 3.5 |                               |     | ns              |
| AUDIO INPUT PORTS, DSD INPUT                           |                 |                                                      |     |                               |     |                 |
| APx_IN_SCLK High Time                                  | t <sub>40</sub> |                                                      | 45  |                               | 55  | % duty cycle    |
| APx_IN_SCLK Low Time                                   |                 |                                                      | 45  |                               | 55  | % duty<br>cycle |
| APx_IN DSD Data Setup Time                             | t <sub>41</sub> |                                                      | 2.3 |                               |     | ns              |
| APx_IN DSD Data Hold Time                              | t <sub>42</sub> |                                                      | 1.6 |                               |     | ns              |
| AUDIO OUTPUT PORTS, I <sup>2</sup> S OUTPUT            |                 |                                                      |     |                               |     |                 |
| APx_OUT_SCLK High Time                                 | t <sub>46</sub> |                                                      | 45  |                               | 55  | % duty<br>cycle |
| APx_OUT_SCLK Low Time                                  |                 |                                                      | 45  |                               | 55  | % duty<br>cycle |
| APx_OUT LRCLK Transition Time                          | t <sub>47</sub> | Start of invalid LRCLK to falling APx_OUT_SCLK edge  |     |                               | 10  | ns              |
| APx_OUT LRCLK Transition Time                          | t <sub>48</sub> | Falling APx_OUT_SCLK edge<br>to end of invalid LRCLK |     |                               | 10  | ns              |

| Parameter                        | Symbol          | Test Conditions/Comments                              | Min | Тур | Max | Unit         |
|----------------------------------|-----------------|-------------------------------------------------------|-----|-----|-----|--------------|
| APx_OUT Data Transition Time     | <b>t</b> 49     | Start of invalid data to falling<br>APx_OUT_SCLK edge |     |     | 10  | ns           |
| APx_OUT Data Transition Time     | t <sub>50</sub> | Falling APx_OUT_SCLK edge to end of invalid data      |     |     | 10  | ns           |
| AUDIO OUTPUT PORTS, DSD OUTPUT   |                 |                                                       |     |     |     |              |
| APx_OUT_SCLK High Time           | t <sub>51</sub> |                                                       | 45  |     | 55  | % duty cycle |
| APx_OUT_SCLK Low Time            |                 |                                                       | 45  |     | 55  | % duty cycle |
| APx_OUT DSD Data Transition Time | t <sub>52</sub> | Start of invalid data to falling<br>APx_OUT_SCLK edge |     |     | 10  | ns           |
| APx_OUT DSD Data Transition Time | t <sub>53</sub> | Falling APx_OUT_SCLK edge to end of invalid data      |     |     | 10  | ns           |

### **Timing Diagrams**



Figure 3. I<sup>2</sup>C Timing



Figure 4. Detailed SPI Master Timing Diagram (SPI Mode 0, CPOL = CPHA = 0)



Figure 5. SPI Master Mode Timing (SPI Mode 0)

 $<sup>^1</sup>$  xCL refers to SCL, DDC\_SCL\_RXA, DDC\_SCL\_RXB, DDC\_SCL\_RXC, DDC\_SCL\_RXD, and DDC\_SCL\_RXE.  $^2$  xDA refers to SDA, DDC\_SDA\_RXA, DDC\_SDA\_RXB, DDC\_SDA\_RXC, DDC\_SDA\_RXD, and DDC\_SDA\_RXE.

<sup>&</sup>lt;sup>3</sup> SPI Mode 0 only.

<sup>4</sup> All serial port measurements are for CPHA = 0, CPOL = 0 (clock is low in idle state; negative edge of clock is used to transmit data and positive edge is used to sample data).

<sup>&</sup>lt;sup>5</sup> Measurements guaranteed by design only.



Figure 6. Detailed SPI Slave Timing Diagram (SPI Mode 0, CPOL = CPHA = 0)



Figure 7. SPI Slave Mode Timing (SPI Mode 0)



Figure 8. Pixel Port Input, Noninterleaved SDR Video Data and Control Timing



Figure 9. Pixel Port Input, Noninterleaved DDR Video Data and Control Timing



#### AUDIO INPUT PORTS I2S SIGNAL ASSIGNMENT

| INPUT PORT | SCLK         | LRCLK               | 128[3:0]            |
|------------|--------------|---------------------|---------------------|
| AUD1_IN    | AUD1_IN_SCLK | AUD1_IN_LRCLK       | AUD1_IN (I2S0 ONLY) |
| AUD2_IN    | AUD2_IN_SCLK | AUD2_IN (I2S0 ONLY) |                     |
| AP1_IN     | AP1_IN_SCLK  | AP1_IN5             | AP1_IN[4:1]         |
| AP2_IN     | AP2_IN_SCLK  | AP2_IN5             | AP2_IN[4:1]         |

- NOTES
  1. AUD1\_IN AND AUD2\_IN PORTS NOT AVAILABLE WHEN AP1\_IN AND AP2\_IN PORTS USED.
  2. AP1\_IN AND AP2\_IN PORTS NOT AVAILABLE WHEN PIXEL PORT INPUT USED.

Figure 10. I<sup>2</sup>S Input Timing



Figure 11. I<sup>2</sup>S Standard Audio, Data Width 16 to 24 Bits per Channel



Figure 12. I<sup>2</sup>S Standard Audio, 16-Bit Samples Only



Figure 13. Serial Audio, Right-Justified



Figure 14. Serial Audio, Left-Justified



Figure 15. AES3 Direct Audio



Figure 16. DSD Input Timing



- NOTES
  1. APX REFERS TO THE AUDIO OUTPUT PORTS AP1\_OUT AND AP2\_OUT.
  2. LRCLK IS A SIGNAL ACCESSIBLE VIA APX\_OUT5.
  3. I2SX ARE SIGNALS ACCESSIBLE VIA APX\_OUT1 TO APX\_OUT4.

Figure 17. I<sup>2</sup>S Output Timing



Figure 18. DSD Output Timing

### **POWER SPECIFICATIONS**

Table 3.

| Parameter                                                            | Symbol                | Min  | Тур          | Max  | Unit |
|----------------------------------------------------------------------|-----------------------|------|--------------|------|------|
| POWER SUPPLIES                                                       |                       |      |              |      |      |
| HDMI TxA Analog Power Supply                                         | AVDD_TXA              | 1.71 | 1.8          | 1.89 | V    |
| HDMI TxB Analog Power Supply                                         | AVDD_TXB              | 1.71 | 1.8          | 1.89 | V    |
| Comparator Power Supply                                              | CVDD                  | 1.71 | 1.8          | 1.89 | V    |
| Digital Power Supply                                                 | DVDD                  | 1.71 | 1.8          | 1.89 | V    |
| Digital I/O Power Supply                                             | DVDDIO                | 3.14 | 3.3          | 3.46 | V    |
| PLL Power Supply                                                     | PVDD                  | 1.71 | 1.8          | 1.89 | V    |
| HDMI TxA PLL Power Supply                                            | PVDD_TXA              | 1.71 | 1.8          | 1.89 | V    |
| HDMI TxB PLL Power Supply                                            | PVDD_TXB              | 1.71 | 1.8          | 1.89 | V    |
| Termination Power Supply                                             | TVDD                  | 3.14 | 3.3          | 3.46 | V    |
| CURRENT CONSUMPTION—MUX MODE <sup>1, 2</sup>                         |                       |      |              |      |      |
| HDMI TxA Analog Power Supply                                         | I <sub>AVDD</sub> TXA |      | 23.2         |      | mA   |
| HDMI TxB Analog Power Supply                                         | I <sub>AVDD</sub> TXB |      | 23.2         |      | mA   |
| Comparator Power Supply                                              | Icvdd                 |      | 196          |      | mA   |
| Digital Core Power Supply                                            | I <sub>DVDD</sub>     |      | 326.1        |      | mA   |
| Digital I/O Power Supply                                             | I <sub>DVDDIO</sub>   |      | 0.1          |      | mA   |
| PLL Power Supply                                                     | I <sub>PVDD</sub>     |      | 69.7         |      | mA   |
| HDMI TxA PLL Power Supply                                            | IPVDD TXA             |      | 71.5         |      | mA   |
| HDMI TxB PLL Power Supply                                            | I <sub>PVDD_TXB</sub> |      | 71.5         |      | mA   |
| Termination Power Supply                                             | I <sub>TVDD</sub>     |      | 116          |      | mA   |
| CURRENT CONSUMPTION—AUDIO EXTRACT/ AUDIO INSERT MODE <sup>1, 3</sup> | 11455                 |      |              |      |      |
| HDMITxA Analog Power Supply                                          | I <sub>AVDD TXA</sub> |      | 26.2         |      | mA   |
| HDMI TxB Analog Power Supply                                         | I <sub>AVDD</sub> TXB |      | 26.2         |      | mA   |
| Comparator Power Supply                                              | I <sub>CVDD</sub>     |      | 184          |      | mA   |
| Digital Core Power Supply                                            | I <sub>DVDD</sub>     |      | 436.0        |      | mA   |
| Digital I/O Power Supply                                             | I <sub>DVDDIO</sub>   | 0.05 |              |      | mA   |
| PLL Power Supply                                                     | I <sub>PVDD</sub>     |      | 64           |      | mA   |
| HDMI TxA PLL Power Supply                                            | I <sub>PVDD_TXA</sub> |      | 71.1         |      | mA   |
| HDMI TxB PLL Power Supply                                            | I <sub>PVDD_TXB</sub> |      | 71.1         |      | mA   |
| Termination Power Supply                                             | I <sub>TVDD</sub>     |      | 115          |      | mA   |
| CURRENT CONSUMPTION—PIXEL PORT INPUT MODE <sup>1, 4</sup>            |                       |      |              |      |      |
| HDMITxA Analog Power Supply                                          | I <sub>AVDD TXA</sub> |      | 16.0         |      | mA   |
| HDMI TxB Analog Power Supply                                         | I <sub>AVDD</sub> TXB |      | 25.5         |      | mA   |
| Comparator Power Supply                                              | I <sub>CVDD</sub>     |      | 184          |      | mA   |
| Digital Core Power Supply                                            | I <sub>DVDD</sub>     |      | 164          |      | mA   |
| Digital I/O Power Supply                                             | I <sub>DVDDIO</sub>   |      | 0.05         |      | mA   |
| PLL Power Supply                                                     | I <sub>PVDD</sub>     |      | 64.1         |      | mA   |
| HDMI TxA PLL Power Supply                                            | I <sub>PVDD_TXA</sub> |      | 55.2         |      | mA   |
| HDMI TxB PLL Power Supply                                            | I <sub>PVDD</sub> TXB |      | 69.5         |      | mA   |
| Termination Power Supply                                             | I <sub>TVDD</sub>     |      | 115.2        |      | mA   |
| CURRENT CONSUMPTION—SPLITTER MODE <sup>1, 5</sup>                    | 1,755                 |      |              |      |      |
| HDMI TxA Analog Power Supply                                         | I <sub>AVDD TXA</sub> |      | 26.2         |      | mA   |
| HDMI TxB Analog Power Supply                                         | I <sub>AVDD</sub> TXB |      | 26.2         |      | mA   |
| Comparator Power Supply                                              | I <sub>CVDD</sub>     |      | 93           |      | mA   |
| Digital Core Power Supply                                            | I <sub>DVDD</sub>     |      | 243.5        |      | mA   |
| Digital I/O Power Supply                                             | I <sub>DVDDIO</sub>   |      | 0.05         |      | mA   |
| PLL Power Supply                                                     | I <sub>PVDD</sub>     |      | 33.5         |      | mA   |
| HDMI TxA PLL Power Supply                                            |                       |      | 33.3<br>71.1 |      | mA   |
| HDMI TXA FLE Fower Supply HDMI TXB PLL Power Supply                  | IPVDD_TXA IPVDD_TXB   |      | 71.1         |      | mA   |
| Termination Power Supply                                             | _                     |      | 115          |      | mA   |
| remination rower suppry                                              | I <sub>TVDD</sub>     |      | 113          |      | шл   |

| Parameter                                                         | Symbol                | Min | Тур  | Max    | Unit |
|-------------------------------------------------------------------|-----------------------|-----|------|--------|------|
| CURRENT CONSUMPTION—POWER-DOWN MODE 0 <sup>1, 6</sup>             |                       |     |      |        |      |
| HDMI TxA Analog Power Supply                                      | I <sub>AVDD_TXA</sub> |     | 0.65 |        | mA   |
| HDMI TxB Analog Power Supply                                      | I <sub>AVDD_TXB</sub> |     | 0.65 |        | mA   |
| Comparator Power Supply                                           | I <sub>CVDD</sub>     |     | 0.84 |        | mA   |
| Digital Core Power Supply                                         | I <sub>DVDD</sub>     |     | 0.25 |        | mA   |
| Digital I/O Power Supply                                          | I <sub>DVDDIO</sub>   |     | 0.21 |        | mA   |
| PLL Power Supply                                                  | I <sub>PVDD</sub>     |     | 0.02 |        | mA   |
| HDMI TxA PLL Power Supply                                         | I <sub>PVDD_TXA</sub> |     | 0.05 |        | mA   |
| HDMI TxB PLL Power Supply                                         | I <sub>PVDD_TXB</sub> |     | 0.05 |        | mA   |
| Termination Power Supply                                          | I <sub>TVDD</sub>     |     | 0.14 |        | mA   |
| CURRENT CONSUMPTION—POWER-DOWN MODE 1 <sup>1, 7</sup>             |                       |     |      |        |      |
| HDMI TxA Analog Power Supply                                      | I <sub>AVDD_TXA</sub> |     | 0.95 |        | mA   |
| HDMI TxB Analog Power Supply                                      | I <sub>AVDD_TXB</sub> |     | 0.95 |        | mA   |
| Comparator Power Supply                                           | Icvdd                 |     | 0.84 |        | mA   |
| Digital Core Power Supply                                         | I <sub>DVDD</sub>     |     | 0.95 |        | mA   |
| Digital I/O Power Supply                                          | I <sub>DVDDIO</sub>   |     | 0.21 |        | mA   |
| PLL Power Supply                                                  | I <sub>PVDD</sub>     |     | 0.02 |        | mA   |
| HDMI TxA PLL Power Supply                                         | I <sub>PVDD_TXA</sub> |     | 0.05 |        | mA   |
| HDMI TxB PLL Power Supply                                         | I <sub>PVDD_TXB</sub> |     | 0.05 |        | mA   |
| Termination Power Supply                                          | I <sub>TVDD</sub>     |     | 0.14 |        | mA   |
| CURRENT CONSUMPTION—EXAMPLE MAXIMUM OPERATING MODE <sup>1,8</sup> |                       |     |      |        |      |
| HDMI TxA Analog Power Supply                                      | I <sub>AVDD_TXA</sub> |     |      | 30.00  | mA   |
| HDMI TxB Analog Power Supply                                      | I <sub>AVDD_TXB</sub> |     |      | 30.00  | mA   |
| Comparator Power Supply                                           | I <sub>CVDD</sub>     |     |      | 213.00 | mA   |
| Digital Core Power Supply                                         | I <sub>DVDD</sub>     |     |      | mA     |      |
| Digital I/O Power Supply                                          | I <sub>DVDDIO</sub>   |     |      | mA     |      |
| PLL Power Supply                                                  | I <sub>PVDD</sub>     |     |      | mA     |      |
| HDMI TxA PLL Power Supply                                         | I <sub>PVDD_TXA</sub> |     |      | mA     |      |
| HDMI TxB PLL Power Supply                                         | I <sub>PVDD_TXB</sub> |     |      | 80.00  | mA   |
| Termination Power Supply                                          | I <sub>TVDD</sub>     |     |      | 127.00 | mA   |

Data recorded during lab characterization. Typical current consumption values are recorded with nominal voltage supply levels and at room temperature.

<sup>&</sup>lt;sup>2</sup> ADV7625 configured in mux mode with two active HDMI Rx inputs and two HDMI Tx outputs in use. 4k × 2k at 30 Hz video format with pseudo random test pattern applied to each active HDMI Rx input port. HDMI Rx termination closed on the two active HDMI Rx input ports and open on the three unused HDMI Rx input ports. HDMI Tx source termination enabled.

<sup>&</sup>lt;sup>3</sup> ADV7625 configured in audio extract/audio insert mode with two active HDMI Rx inputs and two HDMI Tx outputs in use. Audio extracted from both active HDMI Rx inputs and output on AP1\_OUT and AP2\_OUT. Audio inserted on HDMI Tx outputs from AP1\_IN and AP2\_IN input ports, respectively. HBR audio used. 4k × 2k at 30 Hz video format with pseudo random test pattern applied to both active HDMI Rx input ports. HDMI Rx port termination closed on the two active HDMI Rx input ports and open on the three unused HDMI Rx input ports. HDMI Tx source termination enabled. OSD not enabled.

<sup>&</sup>lt;sup>4</sup> ADV7625 configured in pixel port input mode with pixel port input, one HDMI Rx input, and two HDMI Tx outputs in use. 1080p video format applied to pixel port input and output on one HDMI Tx output. Stereo I<sup>2</sup>S audio inserted on this HDMI Tx output from one AUDx\_IN input. No audio extraction. 4k × 2k at 30 Hz video format with pseudo random test pattern applied to HDMI Rx input and output on second HDMI Tx output. HBR audio inserted on this HDMI Tx output from the connected HDMI Rx input. HDMI Rx port termination closed on the active HDMI Rx input port and open on the four unused HDMI Rx input ports. HDMI Tx source termination enabled. OSD not enabled.

<sup>&</sup>lt;sup>5</sup> ADV7625 configured in splitter mode with one HDMI Rx input and two HDMI Tx outputs in use. 4k × 2k at 30 Hz video format with pseudo random test pattern applied to one HDMI Rx input and output on both HDMI Tx outputs using splitter mode. HBR audio from HDMI Rx input inserted on the HDMI Tx outputs. No audio extraction. HDMI Rx port termination closed on the active HDMI Rx input port and open on the four unused HDMI Rx input ports. HDMI Tx source termination enabled. OSD enabled and blended on both HDMI Tx outputs using splitter mode.

<sup>&</sup>lt;sup>6</sup> ADV7625 configured in Power-Down Mode 0 with two HDMI Rx inputs and two HDMI Tx outputs connected. In Power-Down Mode 0, all blocks are powered down except for the I<sup>2</sup>C slave.

<sup>&</sup>lt;sup>7</sup> ADV7625 configured in Power-Down Mode 1 with two HDMI Rx inputs and two HDMI Tx outputs connected. In Power-Down Mode 1, all blocks are powered down except for the I<sup>2</sup>C slave and the CEC (to monitor wake-up interrupts).

<sup>8</sup> ADV7625 configured in an example maximum operating mode with two active HDMI Rx inputs and two HDMI Tx outputs in use. HBR audio from the two active HDMI Rx inputs inserted on the corresponding HDMI Tx outputs. No audio extraction. 4k × 2k at 30 Hz video format with pseudo random test pattern applied to each of the five HDMI Rx input ports. HDMI Rx port termination closed on all five HDMI Rx input ports (not recommended). HDMI Tx source termination enabled. OSD enabled. Maximum current consumption values recorded with maximum power supply levels at device maximum operating temperature.

### **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| Table 4.                                           |                                                        |
|----------------------------------------------------|--------------------------------------------------------|
| Parameter                                          | Rating                                                 |
| AVDD_TXA to GND                                    | 2.2 V                                                  |
| AVDD_TXB to GND                                    | 2.2 V                                                  |
| CVDD to GND                                        | 2.2 V                                                  |
| DVDD to GND                                        | 2.2 V                                                  |
| PVDD to GND                                        | 2.2 V                                                  |
| PVDD_TXA to GND                                    | 2.2 V                                                  |
| PVDD_TXB to GND                                    | 2.2 V                                                  |
| DVDDIO to GND                                      | 4.0 V                                                  |
| TVDD to GND                                        | 4.0 V                                                  |
| Digital Inputs Voltage to GND                      | GND – 0.3 V to DVDDIO + 0.3 V up to a maximum of 4.0 V |
| 5 V Tolerant Digital Inputs<br>to GND <sup>1</sup> | 5.5 V                                                  |
| Digital Outputs Voltage to GND                     | GND – 0.3 V to DVDDIO + 0.3 V up to a maximum of 4.0 V |
| XTAL+, XTAL– Pins                                  | −0.3 V to PVDD + 0.3 V                                 |
| Maximum Junction Temperature $(T_{J MAX})$         | 125°C                                                  |
| Storage Temperature Range                          | −65°C to +150°C                                        |
| Infrared Reflow, Soldering (20 sec)                | 260°C                                                  |

<sup>&</sup>lt;sup>1</sup> The following inputs are 5 V tolerant: DDC\_SCL\_RXA, DDC\_SDA\_RXA, DDC\_SCL\_RXB, DDC\_SDA\_RXB, DDC\_SCL\_RXC, DDC\_SDA\_RXC, DDC\_SCL\_RXD, DDC\_SDA\_RXD, DDC\_SCL\_RXE, DDC\_SDA\_RXE, RXA\_SV, RXB\_5V, RXC\_5V, RXD\_5V, RXE\_5V, CEC\_A, DDC\_SCL\_TXA, DDC\_SDA\_TXA, TXA\_HPD\_ARC-, TXA\_ARC+, CEC\_B, DDC\_SCL\_TXB, DDC\_SDA\_TXB, TXB\_HPD\_ARC-, and TXB\_ARC+.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **PACKAGE THERMAL PERFORMANCE**

To reduce power consumption when using the ADV7625, the user is advised to turn off unused sections of the device.

Due to printed circuit board (PCB) metal variation and, therefore, variation in PCB heat conductivity, the value of  $\theta_{JA}$  may differ for various PCBs. The most efficient measurement solution is obtained using the package surface temperature to estimate the die temperature because this solution eliminates the variance associated with the  $\theta_{JA}$  value.

The maximum junction temperature ( $T_{J\,MAX}$ ) of 125°C must not be exceeded. The following equation calculates the junction temperature using the measured package surface temperature and applies only when no heat sink is used on the device under test (DUT):

$$T_I = T_S + (\Psi_{IT} \times W_{TOTAL})$$

where:

 $T_S$  is the package surface temperature (°C).

 $\Psi_{JT}$  = 0.41°C/W for the 260-ball CSP\_BGA (based on 2s2p test board defined in the JEDEC specification).

$$\begin{split} W_{TOTAL} &= ((PVDD \times I_{PVDD}) + (PVDD\_TXA \times I_{PVDD\_TXA}) + \\ (PVDD\_TXB \times I_{PVDD\_TXB}) + (TVDD \times I_{TVDD}) + (CVDD \times I_{CVDD}) + \\ (AVDD\_TXA \times I_{AVDD\_TXA}) + (AVDD\_TXB \times I_{AVDD\_TXB}) + (DVDD \times I_{DVDD}) + (DVDDIO \times I_{DVDDIO})) \end{split}$$

Note that this calculation assumes a configuration of two active HDMI Rx inputs and two active HDMI Tx outputs, where termination is open on the unused Rx input ports.

A configuration of one active HDMI Rx input and two active HDMI Tx outputs (splitter mode) results in approximately 112 mW extra power dissipation on chip.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

| A | GND                  | RXA_2+               | RXA_1+            | RXA_0+            | RXA_C+               | CVDD         | RXB_2+  | RXB_1+          | RXB_0+          | RXB_C+          | CVDD            | RXC_2+  | RXC_1+  | RXC_0+             | RXC_C+          | CVDD            | RXC_5V          | GND    |
|---|----------------------|----------------------|-------------------|-------------------|----------------------|--------------|---------|-----------------|-----------------|-----------------|-----------------|---------|---------|--------------------|-----------------|-----------------|-----------------|--------|
| В | GND                  | RXA_2-               | RXA_1-            | RXA_0-            | RXA_C-               | CVDD         | RXB_2-  | RXB_1-          | RXB_0-          | RXB_C-          | CVDD            | RXC_2-  | RXC_1-  | RXC_0-             | RXC_C-          | CVDD            | RXC_HPA         | GND    |
| С | GND                  | CVDD                 | CVDD              | TVDD              | TVDD                 | GND          | GND     | TVDD            | TVDD            | GND             | GND             | TVDD    | TVDD    | GND                | GND             | CVDD            | GND             | GND    |
| D | INT1                 | INT2                 | SCL               | SDA               | <del>CS</del>        | RXA_5V       | RXA_HPA | DDC_<br>SCL_RXA | DDC_<br>SDA_RXA | DDC_<br>SCL_RXB | DDC_<br>SDA_RXB | RXB_HPA | RXB_5V  | DDC_<br>SDA_RXC    | DDC_<br>SCL_RXC | TVDD            | RXD_2-          | RXD_2+ |
| E | AP1_<br>OUT0         | AP1_<br>OUT1         | ALSB              | RESET             |                      |              |         |                 |                 |                 |                 |         |         |                    | RXD_5V          | TVDD            | RXD_1-          | RXD_1+ |
| F | AP1_<br>OUT2         | AP1_<br>OUT3         | AP2_<br>OUT0      | AP2_<br>OUT1      |                      |              |         |                 |                 |                 |                 |         |         |                    | RXD_HPA         | GND             | RXD_0-          | RXD_0+ |
| G | AP1_<br>OUT4         | AP1_<br>OUT5         | AP2_<br>OUT2      | AP2_<br>OUT3      |                      |              | DVDD    | DVDD            | DVDD            | DVDD            | DVDD            | TEST5   |         |                    | DDC_SCL<br>_RXD | GND             | RXD_C-          | RXD_C+ |
| н | AP1_<br>OUT_<br>MCLK | AP1_<br>OUT_<br>SCLK | AP2_<br>OUT4      | AP2_<br>OUT5      |                      |              | DVDDIO  | GND             | GND             | GND             | GND             | GND     |         |                    | DDC_<br>SDA_RXD | GND             | CVDD            | CVDD   |
| J | AP2_<br>OUT_<br>MCLK | AP2_<br>OUT_<br>SCLK | AUD1_IN           | AUD1_IN_<br>SCLK  |                      |              | DVDDIO  | GND             | GND             | GND             | GND             | GND     |         |                    | DDC_<br>SCL_RXE | TVDD            | RXE_2-          | RXE_2+ |
| к | GND                  | GND                  | AUD1_IN_<br>LRCLK | AUD2_IN           |                      |              | GND     | GND             | GND             | GND             | GND             | GND     |         |                    | DDC_<br>SDA_RXE | TVDD            | RXE_1-          | RXE_1+ |
| L | XTAL+                | XTAL-                | AUD2_IN_<br>SCLK  | AUD2_IN_<br>LRCLK |                      |              | GND     | GND             | GND             | GND             | GND             | GND     |         |                    | RXE_HPA         | GND             | RXE_0-          | RXE_0+ |
| М | PVDD                 | PVDD                 | TEST3             | TEST2             |                      |              | GND     | GND             | GND             | GND             | GND             | GND     |         |                    | RXE_5V          | GND             | RXE_C-          | RXE_C+ |
| N | GND                  | GND                  | PVDD_<br>TXA      | PVDD_<br>TXA      |                      |              |         |                 |                 |                 |                 |         |         |                    | GND             | GND             | CVDD            | CVDD   |
| Р | TXA_C-               | TXA_C+               | GND               | R_TXA             |                      |              |         |                 |                 |                 |                 |         |         |                    | HS              | vs              | TEST4           | TEST1  |
| R | TXA_0-               | TXA_0+               | GND               | AVDD_<br>TXA      | TXB_<br>HPD_<br>ARC- | R_TXB        | GND     | TXB_<br>ARC+    | DDC_<br>SDA_TXB | DDC_<br>SCL_TXB | CEC_B           | DVDDIO  | EP_CS   | P9/AP2_<br>IN_SCLK | P11/AP2_<br>IN4 | P13/AP2_<br>IN2 | P15/AP2_<br>IN0 | PCLK   |
| т | TXA_1-               | TXA_1+               | GND               | AVDD_<br>TXA      | CEC_A                | GND          | GND     | GND             | GND             | AVDD_<br>TXB    | AVDD_<br>TXB    | DVDDIO  | EP_SCLK | P8/AP2_<br>IN_MCLK | P10/AP2_<br>IN5 | P12/AP2_<br>IN3 | P14/AP2_<br>IN1 | DE     |
| U | TXA_2-               | TXA_2+               | GND               | DDC_<br>SCL_TXA   | TXA_<br>ARC+         | PVDD_<br>TXB | GND     | TXB_C+          | TXB_0+          | TXB_1+          | TXB_2+          | GND     | EP_MOSI | P1/AP1_<br>IN_SCLK | P3/AP1_<br>IN4  | P5/AP1_<br>IN2  | P7/AP1_<br>IN0  | GND    |
| v | GND                  | GND                  | GND               | DDC_<br>SDA_TXA   | TXA_<br>HPD_<br>ARC- | PVDD_<br>TXB | GND     | TXB_C-          | TXB_0-          | TXB_1-          | TXB_2-          | GND     | EP_MISO | P0/AP1_<br>IN_MCLK | P2/AP1_<br>IN5  | P4/AP1_<br>IN3  | P6/AP1_<br>IN1  | GND    |
|   | 1                    | 2                    | 3                 | 4                 | 5                    | 6            | 7       | 8               | 9               | 10              | 11              | 12      | 13      | 14                 | 15              | 16              | 17              | 18     |

Figure 19. Pin Configuration

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Function      | Description                      |
|---------|----------|---------------|----------------------------------|
| A1      | GND      | Ground        | Ground.                          |
| A2      | RXA_2+   | HDMI Rx input | HDMI RxA Channel 2 True Input.   |
| A3      | RXA_1+   | HDMI Rx input | HDMI RxA Channel 1 True Input.   |
| A4      | RXA_0+   | HDMI Rx input | HDMI RxA Channel 0 True Input.   |
| A5      | RXA_C+   | HDMI Rx input | HDMI RxA Clock True Input.       |
| A6      | CVDD     | Power         | Comparator Power Supply (1.8 V). |
| A7      | RXB_2+   | HDMI Rx input | HDMI RxB Channel 2 True Input.   |
| A8      | RXB_1+   | HDMI Rx input | HDMI RxB Channel 1 True Input.   |
| A9      | RXB_0+   | HDMI Rx input | HDMI RxB Channel 0 True Input.   |
| A10     | RXB_C+   | HDMI Rx input | HDMI RxB Clock True Input.       |
| A11     | CVDD     | Power         | Comparator Power Supply (1.8 V). |
| A12     | RXC_2+   | HDMI Rx input | HDMI RxC Channel 2 True Input.   |

| Pin No. | Mnemonic | Function                 | Description                                                                                                                                                                                                          |
|---------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A13     | RXC_1+   | HDMI Rx input            | HDMI RxC Channel 1 True Input.                                                                                                                                                                                       |
| A14     | RXC_0+   | HDMI Rx input            | HDMI RxC Channel 0 True Input.                                                                                                                                                                                       |
| A15     | RXC_C+   | HDMI Rx input            | HDMI RxC Clock True Input.                                                                                                                                                                                           |
| A16     | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| A17     | RXC_5V   | HDMI Rx input            | HDMI RxC 5 V Detect Pin.                                                                                                                                                                                             |
| A18     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| B1      | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| B2      | RXA_2-   | HDMI Rx input            | HDMI RxA Channel 2 Complement Input.                                                                                                                                                                                 |
| В3      | RXA_1-   | HDMI Rx input            | HDMI RxA Channel 1 Complement Input.                                                                                                                                                                                 |
| B4      | RXA_0-   | HDMI Rx input            | HDMI RxA Channel 0 Complement Input.                                                                                                                                                                                 |
| B5      | RXA_C-   | HDMI Rx input            | HDMI RxA Clock Complement Input.                                                                                                                                                                                     |
| B6      | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| B7      | RXB_2-   | HDMI Rx input            | HDMI RxB Channel 2 Complement Input.                                                                                                                                                                                 |
| B8      | RXB_1-   | HDMI Rx input            | HDMI RxB Channel 1 Complement Input.                                                                                                                                                                                 |
| В9      | RXB_0-   | HDMI Rx input            | HDMI RxB Channel 0 Complement Input.                                                                                                                                                                                 |
| B10     | RXB_C-   | HDMI Rx input            | HDMI RxB Clock Complement Input.                                                                                                                                                                                     |
| B11     | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| B12     | RXC_2-   | HDMI Rx input            | HDMI RxC Channel 2 Complement Input.                                                                                                                                                                                 |
| B13     | RXC_1-   | HDMI Rx input            | HDMI RxC Channel 1 Complement Input.                                                                                                                                                                                 |
| B14     | RXC_0-   | HDMI Rx input            | HDMI RxC Channel 0 Complement Input.                                                                                                                                                                                 |
| B15     | RXC_C-   | HDMI Rx input            | HDMI RxC Clock Complement Input.                                                                                                                                                                                     |
| B16     | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| B17     | RXC_HPA  | HDMI Rx output           | HDMI RxC Hot Plug Assert.                                                                                                                                                                                            |
| B18     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C1      | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C2      | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| C3      | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| C4      | TVDD     | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                           |
| C5      | TVDD     | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                           |
| C6      | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C7      | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C8      | TVDD     | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                           |
| C9      | TVDD     | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                           |
| C10     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C11     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C12     | TVDD     | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                           |
| C13     | TVDD     | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                           |
| C14     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C15     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C16     | CVDD     | Power                    | Comparator Power Supply (1.8 V).                                                                                                                                                                                     |
| C17     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| C18     | GND      | Ground                   | Ground.                                                                                                                                                                                                              |
| D1      | INT1     | Control                  | Interrupt Output. This pin can be active low or high. When an                                                                                                                                                        |
| D2      | INT2     | Control                  | unmasked status bit changes, an interrupt is generated on this pin. Interrupt Output. This pin can be active low or high. When an unmasked status bit changes, an interrupt is generated on this pin.                |
| D3      | SCL      | I <sup>2</sup> C control | $I^2C$ Clock Input. This pin is open drain; connect this pin to a 3.3 V supply using a 4.7 kΩ resistor.                                                                                                              |
| D4      | SDA      | I <sup>2</sup> C control | I <sup>2</sup> C Data Input. This pin is open drain; connect this pin to a 3.3 V supply using a 4.7 kΩ resistor.                                                                                                     |
| D5      | CS       | Digital input            | Chip Select Pin. This pin must be set low or left floating for the chip to process I <sup>2</sup> C messages that are destined for the ADV7625. The ADV7625 ignores I <sup>2</sup> C messages when this pin is high. |
| D6      | RXA_5V   | HDMI Rx input            | HDMI RxA 5 V Detect Pin.                                                                                                                                                                                             |

| D: N -  |              | F 44:                    | Description.                                                                                                                                                                                                                                                 |
|---------|--------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Mnemonic     | Function                 | Description                                                                                                                                                                                                                                                  |
| D7      | RXA_HPA      | HDMI Rx output           | HDMI RxA Hot Plug Assert.                                                                                                                                                                                                                                    |
| D8      | DDC_SCL_RXA  | HDMI Rx DDC              | HDCP Slave Serial Clock for HDMI RxA.                                                                                                                                                                                                                        |
| D9      | DDC_SDA_RXA  | HDMI Rx DDC              | HDCP Slave Serial Data for HDMI RxA.                                                                                                                                                                                                                         |
| D10     | DDC_SCL_RXB  | HDMI Rx DDC              | HDCP Slave Serial Clock for HDMI RxB.                                                                                                                                                                                                                        |
| D11     | DDC_SDA_RXB  | HDMI Rx DDC              | HDCP Slave Serial Data for HDMI RxB.                                                                                                                                                                                                                         |
| D12     | RXB_HPA      | HDMI Rx output           | HDMI RxB Hot Plug Assert.                                                                                                                                                                                                                                    |
| D13     | RXB_5V       | HDMI Rx input            | HDMI RxB 5 V Detect Pin.                                                                                                                                                                                                                                     |
| D14     | DDC_SDA_RXC  | HDMI Rx DDC              | HDCP Slave Serial Data for HDMI RxC.                                                                                                                                                                                                                         |
| D15     | DDC_SCL_RXC  | HDMI Rx DDC              | HDCP Slave Serial Clock for HDMI RxC.                                                                                                                                                                                                                        |
| D16     | TVDD         | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                                                                   |
| D17     | RXD_2-       | HDMI Rx input            | HDMI RxD Channel 2 Complement Input.                                                                                                                                                                                                                         |
| D18     | RXD_2+       | HDMI Rx input            | HDMI RxD Channel 2 True Input.                                                                                                                                                                                                                               |
| E1      | AP1_OUT0     | Audio output             | Audio Output Port 1, Output 0.                                                                                                                                                                                                                               |
| E2      | AP1_OUT1     | Audio output             | Audio Output Port 1, Output 1.                                                                                                                                                                                                                               |
| E3      | ALSB         | I <sup>2</sup> C control | Pin to set the I <sup>2</sup> C address of the I/O register map for the device. When the ALSB pin is tied low, the I/O register map I <sup>2</sup> C address is 0xB0. When the ALSB pin is tied high, the I/O register map I <sup>2</sup> C address is 0xB2. |
| E4      | RESET        | Miscellaneous digital    | Reset Pin.                                                                                                                                                                                                                                                   |
| E15     | RXD_5V       | HDMI Rx input            | HDMI RxD 5 V Detect Pin.                                                                                                                                                                                                                                     |
| E16     | TVDD         | Power                    | HDMI Rx Terminator Supply Voltage (3.3 V).                                                                                                                                                                                                                   |
| E17     | RXD_1-       | HDMI Rx input            | HDMI RxD Channel 1 Complement Input.                                                                                                                                                                                                                         |
| E18     | RXD_1+       | HDMI Rx input            | HDMI RxD Channel 1 True Input.                                                                                                                                                                                                                               |
| F1      | AP1_OUT2     | Audio output             | Audio Output Port 1, Output 2.                                                                                                                                                                                                                               |
| F2      | AP1_OUT3     | Audio output             | Audio Output Port 1, Output 3.                                                                                                                                                                                                                               |
| F3      | AP2_OUT0     | Audio output             | Audio Output Port 2, Output 0.                                                                                                                                                                                                                               |
| F4      | AP2_OUT1     | Audio output             | Audio Output Port 2, Output 1.                                                                                                                                                                                                                               |
| F15     | RXD_HPA      | HDMI Rx output           | HDMI RxD Hot Plug Assert.                                                                                                                                                                                                                                    |
| F16     | GND          | Ground                   | Ground.                                                                                                                                                                                                                                                      |
| F17     | RXD_0-       | HDMI Rx input            | HDMI RxD Channel 0 Complement Input.                                                                                                                                                                                                                         |
| F18     | RXD_0+       | HDMI Rx input            | HDMI RxD Channel 0 True Input.                                                                                                                                                                                                                               |
| G1      | AP1_OUT4     | Audio output             | Audio Output Port 1, Output 4.                                                                                                                                                                                                                               |
| G2      | AP1_OUT5     | Audio output             | Audio Output Port 1, Output 5.                                                                                                                                                                                                                               |
| G3      | AP2_OUT2     | Audio output             | Audio Output Port 2, Output 2.                                                                                                                                                                                                                               |
| G4      | AP2_OUT3     | Audio output             | Audio Output Port 2, Output 3.                                                                                                                                                                                                                               |
| G7      | DVDD         | Power                    | Digital Power Supply (1.8 V).                                                                                                                                                                                                                                |
| G8      | DVDD         | Power                    | Digital Power Supply (1.8 V).                                                                                                                                                                                                                                |
| G9      | DVDD         | Power                    | Digital Power Supply (1.8 V).                                                                                                                                                                                                                                |
| G10     | DVDD         | Power                    | Digital Power Supply (1.8 V).                                                                                                                                                                                                                                |
| G11     | DVDD         | Power                    | Digital Power Supply (1.8 V).                                                                                                                                                                                                                                |
| G12     | TEST5        | Test pin                 | Test Pin 5. Leave this pin floating.                                                                                                                                                                                                                         |
| G15     | DDC_SCL_RXD  | HDMI Rx DDC              | HDCP Slave Serial Clock for HDMI RxD.                                                                                                                                                                                                                        |
| G16     | GND          | Ground                   | Ground.                                                                                                                                                                                                                                                      |
| G17     | RXD_C-       | HDMI Rx input            | HDMI RxD Clock Complement Input.                                                                                                                                                                                                                             |
| G18     | RXD_C+       | HDMI Rx input            | HDMI RxD Clock True Input.                                                                                                                                                                                                                                   |
| H1      | AP1_OUT_MCLK | Audio output             | Audio Output Port 1, MCLK.                                                                                                                                                                                                                                   |
| H2      | AP1_OUT_SCLK | Audio output             | Audio Output Port 1, SCLK.                                                                                                                                                                                                                                   |
| H3      | AP2_OUT4     | Audio output             | Audio Output Port 2, Output 4.                                                                                                                                                                                                                               |
| H4      | AP2_OUT5     | Audio output             | Audio Output Port 2, Output 5.                                                                                                                                                                                                                               |
| H7      | DVDDIO       | Power                    | Digital Interface Supply (3.3 V).                                                                                                                                                                                                                            |
| H8      | GND          | Ground                   | Ground.                                                                                                                                                                                                                                                      |
| H9      | GND          | Ground                   | Ground.                                                                                                                                                                                                                                                      |
| H10     | GND          | Ground                   | Ground.                                                                                                                                                                                                                                                      |
| H11     | GND          | Ground                   | Ground.                                                                                                                                                                                                                                                      |

| Pin No. | Mnemonic      | Function              | Description                                           |
|---------|---------------|-----------------------|-------------------------------------------------------|
| H12     | GND           | Ground                | Ground.                                               |
| H15     | DDC_SDA_RXD   | HDMI Rx DDC           | HDCP Slave Serial Data for HDMI RxD.                  |
| H16     | GND           | Ground                | Ground.                                               |
| H17     | CVDD          | Power                 | Comparator Power Supply (1.8 V).                      |
| H18     | CVDD          | Power                 | Comparator Power Supply (1.8 V).                      |
| J1      | AP2_OUT_MCLK  | Audio output          | Audio Output Port 2, MCLK.                            |
| J2      | AP2_OUT_SCLK  | Audio output          | Audio Output Port 2, SCLK.                            |
| J3      | AUD1_IN       | Audio input           | Audio Input Port 1, I <sup>2</sup> S or S/PDIF Input. |
| J4      | AUD1_IN_SCLK  | Audio input           | Audio Input Port 1, SCLK.                             |
| J7      | DVDDIO        | Power                 | Digital Interface Supply (3.3 V).                     |
| J8      | GND           | Ground                | Ground.                                               |
| J9      | GND           | Ground                | Ground.                                               |
| J10     | GND           | Ground                | Ground.                                               |
| J11     | GND           | Ground                | Ground.                                               |
| J12     | GND           | Ground                | Ground.                                               |
| J15     | DDC_SCL_RXE   | HDMI Rx DDC           | HDCP Slave Serial Clock for HDMI RxE.                 |
| J16     | TVDD          | Power                 | HDMI Rx Terminator Supply Voltage (3.3 V).            |
| J17     | RXE_2-        | HDMI Rx input         | HDMI RxE Channel 2 Complement Input.                  |
| J18     | RXE_2+        | HDMI Rx input         | HDMI RxE Channel 2 True Input.                        |
| K1      | GND           | Ground                | Ground.                                               |
| K2      | GND           | Ground                | Ground.                                               |
| K3      | AUD1_IN_LRCLK | Audio input           | Audio Input Port 1, LRCLK.                            |
| K4      | AUD2_IN       | Audio input           | Audio Input Port 2, I <sup>2</sup> S or S/PDIF Input. |
| K7      | GND           | Ground                | Ground.                                               |
| K8      | GND           | Ground                | Ground.                                               |
| K9      | GND           | Ground                | Ground.                                               |
| K10     | GND           | Ground                | Ground.                                               |
| K11     | GND           | Ground                | Ground.                                               |
| K12     | GND           | Ground                | Ground.                                               |
| K15     | DDC_SDA_RXE   | HDMI Rx DDC           | HDCP Slave Serial Data for HDMI RxE.                  |
| K16     | TVDD          | Power                 | HDMI Rx Terminator Supply Voltage (3.3 V).            |
| K17     | RXE_1-        | HDMI Rx input         | HDMI RxE Channel 1 Complement Input.                  |
| K18     | RXE_1+        | HDMI Rx input         | HDMI RxE Channel 1 True Input.                        |
| L1      | XTAL+         | Miscellaneous digital | ADV7625 Crystal Input.                                |
| L2      | XTAL-         | Miscellaneous digital | ADV7625 Crystal Output.                               |
| L3      | AUD2_IN_SCLK  | Audio input           | Audio Input Port 2, SCLK.                             |
| L4      | AUD2_IN_LRCLK | Audio input           | Audio Input Port 2, LRCLK.                            |
| L7      | GND           | Ground                | Ground.                                               |
| L8      | GND           | Ground                | Ground.                                               |
| L9      | GND           | Ground                | Ground.                                               |
| L10     | GND           | Ground                | Ground.                                               |
| L11     | GND           | Ground                | Ground.                                               |
| L12     | GND           | Ground                | Ground.                                               |
| L15     | RXE_HPA       | HDMI Rx output        | HDMI RxE Hot Plug Assert.                             |
| L16     | GND           | Ground                | Ground.                                               |
| L17     | RXE_0-        | HDMI Rx input         | HDMI RxE Channel 0 Complement Input.                  |
| L18     | RXE_0+        | HDMI Rx input         | HDMI RxE Channel 0 True Input.                        |
| M1      | PVDD          | Power                 | PLL Digital Supply (1.8 V).                           |
| M2      | PVDD          | Power                 | PLL Digital Supply (1.8 V).                           |
| M3      | TEST3         | Test pin              | Test Pin 3. Leave this pin floating.                  |
| M4      | TEST2         | Test pin              | Test Pin 2. Leave this pin floating.                  |
| M7      | GND           | Ground                | Ground.                                               |
| M8      | GND           | Ground                | Ground.                                               |

| Pin No. | Mnemonic       | Function                     | Description                                                                                                                                                                                         |  |
|---------|----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| M9      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| M10     | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| M11     | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| M12     | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| M15     | RXE_5V         | HDMI Rx input                | HDMI RxE 5 V Detect Pin.                                                                                                                                                                            |  |
| M16     | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| M17     | RXE_C-         | HDMI Rx input                | HDMI RxE Clock Complement Input.                                                                                                                                                                    |  |
| M18     | RXE_C+         | HDMI Rx input                | HDMI RxE Clock True Input.                                                                                                                                                                          |  |
| N1      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| N2      | GND            | Ground                       | und.                                                                                                                                                                                                |  |
| N3      | PVDD_TXA       | Power                        | HDMI TxA PLL Power Supply (1.8 V).                                                                                                                                                                  |  |
| N4      | PVDD_TXA       | Power                        | HDMI TxA PLL Power Supply (1.8 V).                                                                                                                                                                  |  |
| N15     | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| N16     | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| N17     | CVDD           | Power                        | Comparator Power Supply (1.8 V).                                                                                                                                                                    |  |
| N18     | CVDD           | Power                        | Comparator Power Supply (1.8 V).                                                                                                                                                                    |  |
| P1      | TXA_C-         | HDMITx output                | HDMI TxA Clock Complement Output.                                                                                                                                                                   |  |
| P2      | TXA_C+         | HDMITx output                | HDMI TxA Clock True Output.                                                                                                                                                                         |  |
| P3      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| P4      | R_TXA          | HDMI Tx input                | This pin sets the internal reference currents for HDMI TxA. Place a 470 $\Omega$ resistor (1% tolerance) between this pin and GND. Place the external resistor as close as possible to the ADV7625. |  |
| P15     | HS             | Pixel port input sync        | Horizontal Synchronization for Pixel Port Input Video.                                                                                                                                              |  |
| P16     | VS             | Pixel port input sync        | Vertical Synchronization for Pixel Port Input Video.                                                                                                                                                |  |
| P17     | TEST4          | Test pin                     | Test Pin 4. Leave this pin floating.                                                                                                                                                                |  |
| P18     | TEST1          | Test pin                     | Test Pin 1. Leave this pin floating.                                                                                                                                                                |  |
| R1      | TXA_0-         | HDMI Tx output               | HDMI TxA Channel 0 Complement Output.                                                                                                                                                               |  |
| R2      | TXA_0+         | HDMI Tx output               | HDMI TxA Channel 0 True Output.                                                                                                                                                                     |  |
| R3      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| R4      | AVDD_TXA       | Power                        | HDMI TxA Analog Supply (1.8 V).                                                                                                                                                                     |  |
| R5      | TXB_HPD_ARC-   | HDMI Tx input                | HDMI TxB Hot Plug Detect (HPD) Signal and Audio Return Channel Complement Input.                                                                                                                    |  |
| R6      | R_TXB          | HDMITx input                 | This pin sets the internal reference currents for HDMI TxB. Place a 470 $\Omega$ resistor (1% tolerance) between this pin and GND. Place the external resistor as close as possible to the ADV7625. |  |
| R7      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| R8      | TXB_ARC+       | HDMI Tx input                | HDMI TxB Audio Return Channel True Input.                                                                                                                                                           |  |
| R9      | DDC_SDA_TXB    | HDMITx DDC                   | HDCP Slave Serial Data for HDMI TxB.                                                                                                                                                                |  |
| R10     | DDC_SCL_TXB    | HDMITx DDC                   | HDCP Slave Serial Clock for HDMI TxB.                                                                                                                                                               |  |
| R11     | CEC_B          | HDMITx CEC                   | HDMITxB Consumer Electronics Control (CEC).                                                                                                                                                         |  |
| R12     | DVDDIO         | Power                        | Digital Interface Supply (3.3 V).                                                                                                                                                                   |  |
| R13     | EP_CS          | Serial port control          | SPI Chip Select Interface for the OSD.                                                                                                                                                              |  |
| R14     | P9/AP2_IN_SCLK | Pixel port input/audio input | Pixel Port Input P9/Audio Input Port 2, SCLK.                                                                                                                                                       |  |
| R15     | P11/AP2_IN4    | Pixel port input/audio input | Pixel Port Input P11/Audio Input Port 2, Input 4.                                                                                                                                                   |  |
| R16     | P13/AP2_IN2    | Pixel port input/audio input | Pixel Port Input P13/Audio Input Port 2, Input 2.                                                                                                                                                   |  |
| R17     | P15/AP2_IN0    | Pixel port input/audio input | Pixel Port Input P15/Audio Input Port 2, Input 0.                                                                                                                                                   |  |
| R18     | PCLK           | Pixel port input clock       | Pixel Clock for Pixel Port Input Video.                                                                                                                                                             |  |
| T1      | TXA_1-         | HDMI Tx output               | HDMI TxA Channel 1 Complement Output.                                                                                                                                                               |  |
| T2      | TXA_1+         | HDMITx output                | HDMI TxA Channel 1 True Output.                                                                                                                                                                     |  |
| T3      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| T4      | AVDD_TXA       | Power                        | HDMI TxA Analog Supply (1.8 V).                                                                                                                                                                     |  |
| T5      | CEC_A          | HDMI Tx CEC                  | HDMI TxA Consumer Electronics Control (CEC).                                                                                                                                                        |  |
| T6      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |
| T7      | GND            | Ground                       | Ground.                                                                                                                                                                                             |  |

| Pin No.    | Mnemonic        | Function                     | Description                                                    |
|------------|-----------------|------------------------------|----------------------------------------------------------------|
| T8         | GND             | Ground                       | Ground.                                                        |
| T9         | GND             | Ground                       | Ground.                                                        |
| T10        | AVDD_TXB        | Power                        | HDMI TxB Analog Supply (1.8 V).                                |
| T11        | AVDD_TXB        | Power                        | HDMI TxB Analog Supply (1.8 V).                                |
| T12        | DVDDIO          | Power                        | Digital Interface Supply (3.3 V).                              |
| T13        | EP_SCLK         | Serial port control          | SPI Clock Interface for the OSD.                               |
| T14        | P8/AP2_IN_MCLK  | Pixel port input/audio input | Pixel Port Input P8/Audio Input Port 2, MCLK.                  |
| T15        | P10/AP2_IN5     | Pixel port input/audio input | Pixel Port Input P10/Audio Input Port 2, Input 5.              |
| T16        | P12/AP2_IN3     | Pixel port input/audio input | Pixel Port Input P12/Audio Input Port 2, Input 3.              |
| T17        | P14/AP2_IN1     | Pixel port input/audio input | Pixel Port Input P14/Audio Input Port 2, Input 1.              |
| T18        | DE              | Pixel port input sync        | Data Enable for Pixel Port Input Video.                        |
| U1         | TXA_2-          | HDMITx output                | HDMI TxA Channel 2 Complement Output.                          |
| U2         | TXA_2+          | HDMITx output                | HDMI TxA Channel 2 True Output.                                |
| U3         | GND             | Ground                       | Ground.                                                        |
| U4         | DDC_SCL_TXA     | HDMITx DDC                   | HDCP Slave Serial Clock for HDMI TxA.                          |
| U5         | TXA_ARC+        | HDMITx input                 | HDMI TxA Audio Return Channel True Input.                      |
| U6         | PVDD_TXB        | Power                        | HDMI TxB PLL Power Supply (1.8 V).                             |
| U7         | GND             | Ground                       | Ground.                                                        |
| U8         | TXB_C+          | HDMITx output                | HDMI TxB Clock True Output.                                    |
| U9         | TXB_0+          | HDMITx output                | HDMI TxB Channel 0 True Output.                                |
| U10        | TXB_1+          | HDMITx output                | HDMI TxB Channel 1 True Output.                                |
| U11        | TXB_2+          | HDMITx output                | HDMI TxB Channel 2 True Output.                                |
| U12        | GND             | Ground                       | Ground.                                                        |
| U13        | EP_MOSI         | Serial port control          | SPI Master Output/Slave Input for OSD.                         |
| U14        | P1/AP1_IN_SCLK  | Pixel port input/audio input | Pixel Port Input P1/Audio Input Port 1, SCLK.                  |
| U15        | P3/AP1_IN4      | Pixel port input/audio input | Pixel Port Input P3/Audio Input Port 1, Input 4.               |
| U16        | P5/AP1_IN2      | Pixel port input/audio input | Pixel Port Input P5/Audio Input Port 1, Input 2.               |
| U17        | P7/AP1_IN0      | Pixel port input/audio input | Pixel Port Input P7/Audio Input Port 1, Input 0.               |
| U18        | GND             | Ground                       | Ground.                                                        |
| V1         | GND             | Ground                       | Ground.                                                        |
| V2         | GND             | Ground                       | Ground.                                                        |
| V2<br>V3   | GND             | Ground                       | Ground.                                                        |
| V4         | DDC_SDA_TXA     | HDMITx DDC                   | HDCP Slave Serial Data for HDMI TxA.                           |
| V-1<br>V5  | TXA_HPD_ARC-    | HDMI Tx input                | HDMI TxA Hot Plug Detect (HPD) Signal and Audio Return Channel |
| VJ         | 17/1_TII D_TIIC | TIDWII IX III PUL            | Complement Input.                                              |
| V6         | PVDD_TXB        | Power                        | HDMI TxB PLL Power Supply (1.8 V).                             |
| V7         | GND             | Ground                       | Ground.                                                        |
| V8         | TXB_C-          | HDMITx output                | HDMI TxB Clock Complement Output.                              |
| V9         | TXB_0-          | HDMITx output                | HDMI TxB Channel 0 Complement Output.                          |
| V10        | TXB_1-          | HDMI Tx output               | HDMI TxB Channel 1 Complement Output.                          |
| V11        | TXB_2-          | HDMITx output                | HDMI TxB Channel 2 Complement Output.                          |
| V12        | GND             | Ground                       | Ground.                                                        |
| V12        | EP_MISO         | Serial port control          | SPI Master Input/Slave Output for OSD.                         |
| V14        | P0/AP1_IN_MCLK  | Pixel port input/audio input | Pixel Port Input P0/Audio Input Port 1, MCLK.                  |
| V15        | P2/AP1_IN5      | Pixel port input/audio input | Pixel Port Input P2/Audio Input Port 1, Input 5.               |
| V15        | P4/AP1_IN3      | Pixel port input/audio input | Pixel Port Input P4/Audio Input Port 1, Input 3.               |
| V10<br>V17 | P6/AP1_IN1      | Pixel port input/audio input | Pixel Port Input P6/Audio Input Port 1, Input 1.               |
| V17<br>V18 | GND             | Ground                       | Ground.                                                        |

# POWER SUPPLY RECOMMENDATIONS POWER-UP SEQUENCE

The power-up sequence for the ADV7625 is as follows.

- 1. Hold the  $\overline{RESET}$  pin low.
- 2. Power up the 3.3 V supplies (DVDDIO and TVDD).
- 3. After the 3.3 V supplies reach their minimum recommended value of 3.14 V, wait at least 20 ms before powering up the 1.8 V supplies.
- 4. Power up the 1.8 V supplies (AVDD\_TXA, AVDD\_TXB, CVDD, DVDD, PVDD, PVDD\_TXA, and PVDD\_TXB). These supplies should be powered up at the same time; that is, there should be a difference of less than 0.3 V between them.
- 5. Release the  $\overline{RESET}$  pin after all supplies are established.

After power-up, a complete reset is recommended. This reset can be performed by the system microcontroller.



Figure 20. ADV7625 Supply Power-Up Sequence

### **POWER-DOWN SEQUENCE**

The ADV7625 supplies can be deasserted simultaneously as long as DVDDIO or TVDD does not fall below a lower rated supply.

# THEORY OF OPERATION HDMI RECEIVERS

The ADV7625 front end incorporates two HDMI receivers capable of receiving all HDTV formats up to 3 GHz ( $4k \times 2k$  at 24 Hz/25 Hz/30 Hz). The HDMI receivers also support HDMI features including 3D TV and content type bits.

Each HDMI receiver in the ADV7625 incorporates an adaptive equalizer, which compensates for the high frequency losses inherent in HDMI and DVI cabling, especially at longer lengths and higher frequencies.

The ADV7625 features a 768-byte internal EDID memory space, which can be used to store two independent EDIDs, one for each receiver. The memory can be partitioned to provide two 256-byte EDIDs or one 512-byte extended EDID and one 256-byte EDID. Either EDID can be replicated on any input port.

The two HDMI receivers offer advanced audio functionality. Each receiver supports multichannel I²S audio for up to eight channels. The receivers also support a six-DSD channel interface, with each channel carrying an oversampled 1-bit representation of the audio signal as delivered on SACD. The ADV7625 can also receive HBR audio packet streams and output them through the HBR interface in an S/PDIF format that conforms to the IEC 60958 standard. S/PDIF is supported via the HPD back channel. The receivers also contain an audio mute controller that can detect a variety of conditions that can result in audible extraneous noise in the audio output. On detection of these conditions, the audio data can be ramped to prevent audio clicks or pops.

### **HDCP REPEATER FUNCTIONALITY**

With the inclusion of HDCP 1.4, displays can receive encrypted video content. The HDMI interface of the ADV7625 allows authentication of a video receiver, decryption of encoded data at the receiver, and renewability of that authentication during transmission, as specified by the HDCP 1.4 protocol. Repeater support is also offered by the ADV7625.

### **DIGITAL AUDIO PORTS**

The ADV7625 features two independent audio input ports and two independent audio output ports. The audio input and output ports provide comprehensive muxing support for the destination of the audio (for example, to either HDMI transmitter or either audio output port) and support for the source of the audio (for example, from either HDMI receiver or from either audio input port). The extracted audio can be processed by a SHARC\* processor and can be reinserted back into the HDMI output stream or output via the hardware connected to the system.

The pins for the pixel port input signals (P15 to P0) are shared with the AP1\_IN and AP2\_IN audio input ports. When the pixel port input is in use, the AUD1\_IN and AUD2\_IN ports can be used to provide stereo audio inputs.

### **ON-SCREEN DISPLAY**

A key feature of the ADV7625 is the on-chip characterand icon-based OSD generator. The generated OSD can be converted to match the 4:2:2 or 4:4:4 input format in either the RGB or YCrCb color spaces. After the OSD is generated, it is overlaid at the output resolution (any video resolution up to  $4k \times 2k$  at 24 Hz/25 Hz/30 Hz) for best performance. The OSD portion of the image is optionally semitransparent using a 5-bit alpha blend between the input video and the OSD. The OSD font characters and icons can be stored in external SPI flash memory, read directly into RAM, or they can be loaded into the on-chip RAM via the SPI or  $I^2C$  interface.

#### **PIXEL PORT INPUT**

The ADV7625 features a 16-bit pixel input port that facilitates the reception of digital video data from an analog front-end video decoder such as the ADV7180, ADV7181D, or ADV7842. Both embedded timing and external synchronization signals are supported on the pixel port. The pixel port input also features an interlaced-to-progressive converter for 480i or 576i inputs.

### **HDMI TRANSMITTERS**

The ADV7625 incorporates two HDMI transmitters, each of which supports all HDTV formats up to 3 GHz ( $4k \times 2k$  at 24 Hz/25 Hz/30 Hz), ARC, and all mandatory 3D TV formats. Each HDMI transmitter can output any audio mode received from the corresponding HDMI receiver, including audio sample packets, HBR, or DSD.

Each ARC receiver supports both single-ended and differential modes and simplifies cabling by combining an upstream audio capability in a conventional HDMI cable. Each transmitter features an on-chip MPU with an I<sup>2</sup>C master to perform HDCP operations and EDID read operations.

### I<sup>2</sup>C INTERFACE

The ADV7625 supports a 2-wire serial (I<sup>2</sup>C-compatible) microprocessor bus driving multiple peripherals. The ADV7625 is controlled by an external I<sup>2</sup>C master device, such as a microcontroller.

### **OTHER FEATURES**

Other features of the ADV7625 include the following:

- Fully qualified software low level libraries, driver, and application
- Complete input and output audio support
- Programmable interrupt request output pins: INT1 and INT2
- Chip select and ALSB
- Low power consumption: 1.8 V digital core, 1.8 V analog, and 3.3 V digital input/output
- Temperature range: 0°C to 70°C
- 15 mm × 15 mm, Pb-free, 260-ball CSP\_BGA

### **OUTLINE DIMENSIONS**



Figure 21. 260-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-260-1) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature Range | Package Description                                   | Package Option |  |
|-----------------------|-------------------|-------------------------------------------------------|----------------|--|
| ADV7625KBCZ-8         | 0°C to 70°C       | 260-Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-260-1       |  |
| ADV7625KBCZ-8-RL      | 0°C to 70°C       | 260-Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-260-1       |  |
| EVAL-ADV7625-SMZ      |                   | Evaluation Board                                      |                |  |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

 $I^2 C\ refers\ to\ a\ communications\ protocol\ originally\ developed\ by\ Philips\ Semiconductors\ (now\ NXP\ Semiconductors).$ HDMI, the HDMI Logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC in the United States and other countries.



<sup>&</sup>lt;sup>2</sup> This part is programmed with internal HDCP keys. Customers must have HDCP adopter status (consult Digital Content Protection, LLC, for licensing requirements) to purchase any components with internal HDCP keys.