# JZ4760 Mobile Application Processor

**Data Sheet** 

Release Date: Jul. 28, 2011



**JZ4760 Mobile Application Processor** 

**Data Sheet** 

Copyright © 2005-2010 Ingenic Semiconductor Co. Ltd. All rights reserved.

Disclaimer

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the

usage, or intellectual property right infringement except as provided for by Ingenic Terms and

Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or

supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this

document without notice. Anyone relying on this documentation should contact Ingenic for the current

documentation and errata.

Ingenic Semiconductor Co., Ltd.

Room 108, Building A, Information Center, Zhongguancun Software Park

8 Dongbeiwang West Road, Haidian District, Beijing, China,

Tel: 86-10-82826661 Fax: 86-10-82825845

Http://www.ingenic.cn



## **CONTENTS**

| 1 | Overv    | iew                           | 1  |
|---|----------|-------------------------------|----|
|   | 1.1 Bloc | k Diagram                     | 2  |
|   | 1.2 Fea  | tures                         | 3  |
|   | 1.2.1    | CPU Core                      | 3  |
|   | 1.2.2    | VPU Core                      |    |
|   | 1.2.3    | GPU Core                      | 3  |
|   | 1.2.4    | Memory Sub-systems            | 4  |
|   | 1.2.5    | AHB Bus Arbiter               |    |
|   | 1.2.6    | System Devices                |    |
|   | 1.2.7    | Audio/Display/UI Interfaces   |    |
|   | 1.2.8    | On-chip Peripherals           |    |
|   | 1.2.9    | Bootrom                       |    |
|   | 1.3 Cha  | racteristic                   | 10 |
| 2 | Packa    | ging and Pinout Information   | 11 |
|   | 2.1 Ove  | rview                         | 11 |
|   | 2.2 Solo | ler Process                   | 11 |
|   | 2.3 Mois | sture Sensitivity Level       | 11 |
|   |          | 760 Package                   |    |
|   | 2.5 Pin  | Description [1][2]            | 14 |
|   | 2.5.1    | DDR                           |    |
|   | 2.5.2    | BOOT and storage              |    |
|   | 2.5.3    | LCD                           |    |
|   | 2.5.4    | CIM                           |    |
|   | 2.5.5    | TSSI/SSI/MSC/UART/I2C         |    |
|   | 2.5.6    | PCM/PS2/SCC/PWM/AIC/UART      |    |
|   | 2.5.7    | System/JTAG/UART3/OTG/GPIO    |    |
|   | 2.5.8    | Digital power/ground          |    |
|   | 2.5.9    | Analog                        | 29 |
| 3 | Electri  | cal Specifications            | 32 |
|   | 3.1 Abs  | olute Maximum Ratings         | 32 |
|   | 3.2 Rec  | ommended operating conditions | 34 |
|   | 3.3 DC   | Specifications                | 37 |
|   | 3.4 Pow  | er On, Reset and BOOT         | 41 |
|   | 3.4.1    | Power-On Timing               | 41 |
|   | 3.4.2    | Reset procedure               | 42 |
|   | 3.4.3    | BOOT                          | 43 |
|   |          |                               |    |



## 1 Overview

JZ4760 is a mobile application processor targeting for multimedia rich and mobile devices like smartphone, tablet computer, mobile digital TV, and GPS. This SOC introduces innovative dual-core architecture to fulfill both high performance mobile computing and high quality video decoding requirements addressed by mobile multimedia devices.

The CPU (Central Processing Unit) core, equipped with 16K instruction cache and 16K data cache operating at 528~600MHz, and full feature MMU function performs OS related tasks. At the heart of the CPU core is XBurst processor engine. XBurst is an industry leading microprocessor core which delivers superior high performance and best-in-class low power consumption. A hardware floating-point unit which compatible with IEEE754 is also included.

The VPU (Video Processing Unit) core is powered with another XBurst processor engine. The SIMD instruction set implemented by XBurst engine, in together with the on chip video accelerating engine and post processing unit, delivers doubled video performance comparing with the single core implementation.

The memory interface supports a variety of memory types that allow flexible design requirements, including glueless connection to SLC NAND flash memory or 4-bit/8-bit/12-bit/16-bit/24-bit ECC MLC/TLC NAND flash memory for cost sensitive applications.

On-chip modules such as audio CODEC, multi-channel SAR-ADC, AC97/I2S controller and camera interface offer designers a rich suite of peripherals for multimedia application. TV encoder unit 10-bits DAC provide composite TV signal output in PAL or NTSC format. The LCD controller support up to 1280x720 output, as well as external HDMI transmitter. WLAN, Bluetooth and expansion options are supported through high-speed SPI and MMC/SD/SDIO host controllers. The TS (Transport stream) interface provides enough bandwidth to connect to an external mobile digital TV demodulator. Other peripherals such as USB OTG and USB 1.1 host, UART and SPI as well as general system resources provide enough computing and connectivity capability for many applications.



## 1.1 Block Diagram



Figure 1-1 JZ4760 Diagram



## 1.2 Features

#### 1.2.1 **CPU Core**

- XBurst CPU
  - XBurst<sup>®</sup> RISC instruction set
  - XBurst<sup>®</sup> SIMD instruction set
  - XBurst<sup>®</sup> FPU instruction set supporting both single and double floating point format which are IEEE745 compatible
  - XBurst<sup>®</sup> 8-stage pipeline micro-architecture up to 600MHz
- MMU
  - 32-entry joint-TLB
  - 4 entry Instruction TLB
  - 4 entry data TLB
- L1 Cache
  - 16K instruction cache
  - 16K data cache
- Hardware debug support
- 16kB tight coupled memory

#### 1.2.2 **VPU Core**

- XBurst CPU for video processing
  - XBurst<sup>®</sup> RISC instruction set
  - XBurst® SIMD instruction set
  - XBurst<sup>®</sup> 8-stage pipeline micro-architecture up to 600MHz
- Video acceleration engine
  - Motion compensation
  - Motion estimation
  - De-block
  - DCT/IDCT for 4x4 block
  - Parser
- 48kB tight coupled memory
- 32kB scratch RAM

#### 1.2.3 **GPU Core**

- 2D graphic
  - Up to 100M pix/s
  - Up to 1080P
  - Line/Rectangle
  - ROP4/Alpha blending/Filter
  - Rotation (90/180/270 degree)/Mirror
  - 1 Rectangle Clip



#### 1.2.4 Memory Sub-systems

- DDR Controller
  - Support DDR2, DDR, mobile DDR (LPDDR) memory
  - Support x16 and x32 external DDR data width
  - Support clock frequency ratio (BUS clock): (DDR clock) = 2:1
  - Support clock frequency ratio (BUS clock): (DDR clock) = 1:1
  - Support clock-stop mode
  - Support auto-refresh and self-refresh
  - Support power-down mode and deep-power-down mode
  - Programmable DDR timing parameters
  - Programmable DDR row and column address width
- Static memory interface
  - Direct interface to SRAM, ROM, Burst ROM, and NOR Flash
  - Six chip-select pins for static memory, each can be configured separately
  - Support 8 or 16 bits data width
  - 6 bits address
- NAND flash interface
  - Support 4-bit/8-bit/12-bit/16-bit/24-bit MLC/TLC NAND as well as SLC NAND
  - Support all 8-bit/16-bit NAND Flash devices regardless of density and organization
  - Support automatic boot up from NAND Flash devices
- Separate static memory data bus from DRAM one
- BCH Controller
  - Implement 4-bit/8-bit/12-bit/16-bit/20-bit/24-bit data ECC encoding and decoding
- Direct memory access controllers
  - BDMA controller
    - Support up to 3 independent DMA channels
    - Support data transfer between normal memory (NAND, SRAM, etc.) / BCH and system memory (DDR)
  - MDMA controller
    - > Support up to 2 independent DMA channels
    - Support data transfer in system memory (DDR)
  - General purpose DMA
    - > Support up to 10 independent DMA channels
    - Support data transfer between On-chip Peripherals (for example: I2C, MSC.etc.) and system memory (DDR)
    - > APB bus bridge
  - Common features
    - > Descriptor or No-Descriptor Transfer
    - > Transfer data units: byte, 2-byte (half word), 4-byte (word), 16-byte, 32-byte or 64-byte
    - > Transfer number of data unit: 1 ~ 224
    - ► Independent source and target port width: 8-bit, 16-bit, 32-bit
- The XBurst processor system supports little endian only



#### 1.2.5 AHB Bus Arbiter

- Provide a fair chance for each AHB master to possess the AHB bus
- Fulfill the back-to-back feature of AHB protocol
- Divide two master groups with different privileges supports two arbitrating methods:
   Round-robin possession for masters in the same group, Preemptive possession for masters with higher privileges

#### 1.2.6 System Devices

- Clock generation and power management
  - On-chip oscillator circuit for an 32768Hz clock and an 12MHz clock
  - On-chip phase-locked loops (PLL) with programmable multiple-ratio. Internal counter are used to ensure PLL stabilize time
  - PLL on/off is programmable by software
  - ICLK, PCLK, HCLK, MCLK and LCLK frequency can be changed separately for software by setting division ratio
  - Supports six low-power modes and function: NORMAL mode; DOZE mode; IDLE mode;
     SLEEP mode; HIBERNATE mode; and MODULE-STOP function
  - Support module power-down
- RTC (Real Time Clock)
  - 32-bit second counter
  - 1Hz from 32768hz
  - Alarm interrupt
  - Independent power
  - A 32-bits scratch register used to indicate whether power down happens for RTC power
- Interrupt controller
  - Total 32 maskable interrupt sources from on-chip peripherals and external request through GPIO ports
  - Interrupt source and pending registers for software handling
  - Unmasked interrupts can wake up the chip in sleep or standby mode
- Timer and counter unit with PWM output and/or input edge counter
  - Provide eight separate channels, Six of them have input signal transition edge counter
  - 16-bit A counter and 16-bit B counter with auto-reload function every channel
  - Support interrupt generation when the A counter underflows
  - Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected
  - Every channel has PWM output
- OS timer
  - One channel
  - 32-bit counter and 32-bit compare register
  - Support interrupt generation when the counter matches the compare register
  - Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected



- Watchdog timer
  - 16-bit counter in RTC clock with 1, 4, 16, 64, 256 and 1024 clock dividing selected
  - Generate power-on reset

## 1.2.7 Audio/Display/UI Interfaces

- LCD controller
  - Single-panel display in active mode, and single- or dual-panel displays in passive mode
  - 2, 4, 16 grayscales and up to 4096 colors in STN mode
  - 2, 4, 16, 256, 4K, 32K, 64K, 256K and 16M colors in TFT mode
  - 24-bit data bus
  - Support 1,2,4,8 pins STN panel, 16bit, 18bit and 24bit TFT and 8bit I/F TFT
  - Display size up to 1280×720 pixels
  - 256×16 bits internal palette RAM
  - Support ITU601/656 data format
  - Support smart LCD (SRAM-like interface LCD module)
  - Support delta RGB
  - One single color background and two foreground OSD
- TV encoder
  - Support NTSC or PAL
  - Support CVBS signal
  - 10 bits DAC
- EPD controller
  - Supports Electro-Phoretic Display and compatible devices
  - Supports different size of display panel
  - Supports different width of pixel data
  - Supports internal DMA operation and register operation
- Image post processor
  - Video frame resize
  - Color space conversion: 420/444/422 YUV to RGB convert
  - Bi-cubic algorithm supported
- Camera interface module
  - Input image size up to 4096×4096 pixels
  - Supports CCIR656 data format
  - YCbCr 4:2:2 and YCbCr 4:4:4 data format
  - Raw data input
  - 64×32 image data receive FIFO with DMA support
- On-chip audio CODEC
  - 24-bit DAC, SNR: 95dB
  - 24-bit ADC, SNR: 90dB
  - Sample rate: 8/9.6/11.025/12/16/22.05/24/32/44.1/48/96kHz
  - L/R channels line input
  - 2 MICs input, differential or single-ended



- L/R channels headphone output amplifier support up to 16ohm load
- Capacitor-coupled
- Mono differential line out
- Mono 450mW amplifier for speaker out for 80hm load

#### AC97/I2S/SPDIF controller

- Supports 8, 16, 18, 20 and 24 bit for sample for AC-link and I2S/MSB-Justified format
- Support 2/4/6/8 channels data out for I2S
- Support compress data format for SPDIF
- DMA transfer mode support
- Support variable sample rate mode for AC-link format
- Power down mode and two wake-up mode support for AC-link format
- Programmable Interrupt function support
- Support the on-chip CODEC
- Support off-chip CODEC
- Support off-chip HDMI transmitter audio

#### PCM interface

- Data starts with the frame PCMSYN or one PCMCLK later
- Support three modes of operation for PCM: Short frame sync mode, Long frame sync mode, Multi-slot mode
- Data is transferred and received with the MSB first
- Support master mode and slave mode
- The PCM serial output data, PCMDOUT, is clocked out using the rising edge of the PCMSCLK
- The PCM serial input data, PCMDIN, is clocked in on the falling edge of the PCMSCLK.
- 8/16 bit sample data sizes supported
- DMA transfer mode supported
- Two FIFOs for transmit and receive respectively with 16 samples capacity in every direction

#### SADC

- 12-bit, 1Msps/200ksps
- XP/XN, YP/YN inputs for touch screen
- Battery voltage inputs for internal/external resistor divider respectively
- 2 generic input channels
- 5mW@1Msps, 2.2mW@200ksps

## 1.2.8 On-chip Peripherals

- General-Purpose I/O ports
  - Total GPIO pin number is 166, where 8 are dedicated and all others are shared
  - Each pin can be configured as general-purpose input or output or multiplexed with internal chip functions
  - Each pin can act as a interrupt source and has configurable rising/falling edge or high/low level detect manner, and can be masked independently



- Each pin can be configured as open-drain when output
- Each pin can be configured as internal resistor pull-up
- Two I2C bus interfaces
  - Only supports single master mode
  - Supports I2C standard-mode and F/S-mode up to 400 kHz
  - Double-buffered for receiver and transmitter
  - Supports general call address and START byte format after START condition
- Two Synchronous serial interfaces (SSI0, SSI1)
  - Up to 50MHz speed
  - Supports three formats: TI's SSP, National Microwire, and Motorola's SPI
  - Configurable 2 17 (or multiples of them) bits data transfer
  - Full-duplex/transmit-only/receive-only operation
  - Supports normal transfer mode or Interval transfer mode
  - Programmable transfer order: MSB first or LSB first
  - 17-bit width, 128-level deep transmit-FIFO and receive-FIFO
  - Programmable divider/prescaler for SSI clock
  - Back-to-back character transmission/reception mode
- One-wire bus interface
  - Overdrive and regular speed
  - Master only
  - LSB first
  - Bit or byte operate modes
- USB 1.1 host interface
  - Open Host Controller Interface (OHCI)-compatible and USB Revision 1.1-compatible
  - Full speed and low speed
  - Embedded USB 1.1 PHY
- USB 2.0 OTG interface
  - Compliant with USB protocol revision 2.0 OTG
  - High speed and full speed supported for device role
  - High speed, full speed and low speed supported for host role
  - Embedded USB OTG PHY
- Three MMC/SD/SDIO controllers (MSC0, MSC1, MSC2)
  - Support automatic boot up from MSC0, which has 4-bit data bus
  - MSC1 with 4-bit data bus
  - Compliant with "The MultiMediaCard System Specification version 4.2"
  - Compliant with "SD Memory Card Specification version 2.0" and "SDIO Card Specification version 1.0" with 1 command channel and 4 data channels
  - Up to 320 Mbps data rate in MSC0
  - Up to 320 Mbps data rate in MSC1
  - Supports up to 10 cards (including one SD card)
  - Maskable hardware interrupt for SD I/O interrupt, internal status, and FIFO status
- Four UARTs (UART0, UART1, UART2, UART3)
  - 5, 6, 7 or 8 data bit operation with 1 or 1.5 or 2 stop bits, programmable parity (even, odd,



or none)

- 32x8bit FIFO for transmit and 32x11bit FIFO for receive data
- Interrupt support for transmit, receive (data ready or timeout), and line status
- Supports DMA transfer mode
- Provide complete serial port signal for modem control functions
- Support slow infrared asynchronous interface (IrDA)
- IrDA function up to 115200bps baudrate
- UART function up to 3.7Mbps baudrate
- Hardware flow control

#### SIM IF

- Supports normal card and UIM card
- 8-bit, 16-level receive-/transmit- FIFO
- Supports asynchronous character (T=0) communication modes
- Supports asynchronous block (T=1) communication modes
- Supports setting of clock-rate conversion factor F (372, 512, 558, etc.), and bit-rate adjustment factor D (1, 2, 4, 8, 16, 32, 12, 20, etc.)
- Supports extra guard time waiting
- Auto-error detection in T=0 receive mode
- Auto-character repeat in T=0 transmit mode
- Transforms inverted format to regular format and vice versa
- Support stop clock function in some power consuming sensitive applications
- Transport stream slave interface
  - 8-bit or 1-bit data bus selectable
  - Support PID filtering

#### 1.2.9 Bootrom

8kB Boot ROM memory



## 1.3 Characteristic

| Item                 | Characteristic                           |
|----------------------|------------------------------------------|
| Process Technology   | 0.13um CMOS                              |
| Power supply voltage | General purpose I/O: 3.3 ± 0.3V          |
|                      | DDR I/O for mDDR: 1.8V± 0.2V             |
|                      | DDR I/O for DDR: 2.5V± 0.2V              |
|                      | DDR I/O for DDR2: 1.8V± 0.2V             |
|                      | NAND/SRAM I/O: 1.62V~3.6V                |
|                      | RTC I/O: 1.8V± 0.1V                      |
|                      | Core: 1.2 -0.1/+0.2 V                    |
| Package              | BGA345 14mm x 14mm x 1.1mm, 0.65mm pitch |
| Operating frequency  | 528~600MHz                               |



## 2 Packaging and Pinout Information

#### 2.1 Overview

JZ4760 processor is offered in 345-pin LFBGA package, which is 14mm x 14mm x 1.1mm outline, 21 x 21 matrix ball grid array and 0.65mm ball pitch, show in Figure 2-1. The JZ4760 pin to ball assignment is show in Figure 2-2.

The detailed pin description is listed in Table2-1~Table2-26.

#### 2.2 Solder Process

JZ4760 package is lead-free. It's reflow profile follows the IPC/JEDEC lead-free reflow profile as contained in <u>J-STD-020C</u>.

## 2.3 Moisture Sensitivity Level

JZ4760 package moisture sensitivity is level 3.





Figure 2-1 JZ4760 package outline drawing



|                                   |                                                  |    | ٧                                           | В                                         | C                                   | D             | E)                             | <u></u>        | G                          | Ξ             | Г                     | ×                            |                          | M          | Z               | Ь           | ~              | Н                               | n                                  | >                | *                       | >                                   | AA                                 |     |
|-----------------------------------|--------------------------------------------------|----|---------------------------------------------|-------------------------------------------|-------------------------------------|---------------|--------------------------------|----------------|----------------------------|---------------|-----------------------|------------------------------|--------------------------|------------|-----------------|-------------|----------------|---------------------------------|------------------------------------|------------------|-------------------------|-------------------------------------|------------------------------------|-----|
|                                   |                                                  | 21 | MSC_D1                                      | MSC_D6                                    | MSC_CM<br>D                         | PWM1          | PWM4                           | PS2_KCL<br>K   | PCM_DO                     | TSD4          | TSD5                  | MSC2CLK_S<br>SICLK_TSCL<br>K | MSC2D2_SSI<br>GPC_TSFAIL | LCD_PCL    | LCD_G0_<br>SPL  | LCD_G1      | LCD_G5         | LCD_VSY                         | CS4_                               | _9SO             | DREQ0                   | DACKO_O<br>WI                       | MSC1D3_<br>SSICE1_                 | 21  |
|                                   |                                                  | 20 | MSC_D0                                      | MSC_D4                                    | MSC_CLK                             | PWM7          | PWM5_UART<br>3TXD_SCLK<br>RSTN | PS2_MDA<br>TA  | PS2_KDA<br>TA              | TSD3          | TSD6                  | MSC2CMD_S<br>SICEO_TSS<br>TR | LCD_B4                   | TCD_DE     | E9 G27          | LCD_HSY     | LCD_R0_<br>CLS | _SS5_                           | WAIT                               | MSC1D0_<br>SSIDR | MSC1D2_<br>SSIGPC       | MSC1CLK_<br>SSICLK                  | UNRTHRYD_BC MSC1D3                 | 20  |
|                                   |                                                  | 19 | CIMDS_TSD5<br>_EPCE5_                       | MSC_D2                                    | MSC_D7 N                            | PWM3          | PWM6                           | PS2_MCL F      | SCC_CLK                    | TSD2          | TSD7                  | MSC2D3_SSIN<br>CE1_TSFR<br>M | LCD_B5                   | LCD_G4     | LCD_R1          | LCD_R2      | SA4_DRE        | SA5_DAC<br>K1                   | MSC1D1_<br>SSIDT                   | MSC1CMD_S SICEO_ | SYNC_MSC2DO             | SDATO_MSC2C<br>LK_SSHCLK_EP<br>PWR7 | SDATO1                             | 19  |
|                                   |                                                  | 18 | CIMD3_TSD3 C                                | CIMD6_TSD6<br>_EPPWR2                     | MSC_D5                              |               | UARTOTXD_<br>SSHIDT            | u.             | 0)                         | PCM_CLK       | R                     | 20                           | 98 GOT                   |            |                 | LCD_R7      | 0)             | 0)                              | BOOT_SE N                          | Σ                | SDATO2                  | SDATO3                              | SDATI_MSC2C<br>MD_SSHCE0<br>EPPWR6 | 18  |
|                                   |                                                  | 17 | CIMD2_TSD2 CI                               | CIMD4_TSD4 CIEPCE4_                       | MSC_D3 N                            | PWM2          | UNANTORTS_SSITC U              | SCC_DAT        | UARTORXD_SSI<br>1DR_MSC2D0 | PCM_SY N      | MSC2D1_SSI<br>DT_TSD1 | LCD_B0_<br>REV               | LCD_B3                   | LCD_G2     | LCD_G7          | LCD_R4      | LCD_R6         | I2C1_SC<br>K                    | TDO_UART3 B TXD_PS2KD ATA          | TRST_            | TMS_UART3<br>CTS_PS2M { | MICN1                               | MICP1 M                            | 17  |
|                                   |                                                  | 16 | CIMMCLK_TSFA<br>IL_SSHDT_EPP<br>WC          | CIMDO_TSD0 CII                            | CIMD7_TSD7_N_EPPWR3                 | ш.            | PWM0                           | Ö              | UARTOCTS_SS UA             | PCM_DI P      | MSC2D0_SSI_MSDR_TSD0  | LCD_B1_ L                    | CD_B2 L                  | LCD_B7 L   | 99 GO7          | LCD_R3 L    | LCD_R5 L       |                                 | TCK_UART3 TE<br>RTS_PS2M TO<br>CLK |                  | MICBIAS C               | AIR                                 | AIL                                | 91  |
|                                   |                                                  | 15 | CIMHSYN_TSF CIN<br>RM_SSHCLK_MIL_<br>SC2CLK | CIMVSYN_TSST CIR<br>R_SSINCEO_M<br>SC2CMO | CIMD1_TSD1 CII                      |               | DRVVBU F                       | UART2_R<br>TS_ | AU<br>01                   | <u> </u>      | W                     | 2                            |                          |            | 1               | _           |                | I2C1_SD<br>A                    | TDI_UART3R_TC<br>XD_PS2KCL_R'      |                  | AVSCDC                  | AVDCDC                              | VCAP                               | 15  |
| 1.2                               | p view                                           | 14 | SSI_DT RM                                   | SSI_GPC R.S                               | CIMPCIA_TSCL<br>K_SSITDR_MSC<br>200 | UART2_T<br>XD | UART2_C DI                     | UART2_R U/     | 0                          |               |                       |                              |                          |            |                 |             |                | UART3_R 12<br>TS_               | MICN2 xp                           | MICP2            | HPSENS A                | AVSHP                               | AOHPR \                            | 14  |
| t Ver                             | itch, to                                         | 13 | CLK                                         | SS CEO SS                                 | SSI_CE1_K_SK                        | AU.           | UART1_T UA                     | UART1_R UA     | 2                          |               | VDDCORE               | VDDCORE                      | VDIDIO                   | VDDIO      | VDDIO           |             |                | UART3_C UA                      | AOLON                              | N                | AVSBTL                  | AOHPL                               | AVDHP A(                           | 13  |
| nmen                              | , 0.65p                                          | 12 | PF08 SSI                                    | SSI_DR SSI                                | NC SSI                              |               | UART1_R UA                     | UART1_C UA     | 5                          |               | VDDCORE VD            | VSS VDI                      | NSS N                    | VSS        | VDDIO           |             |                | REXT UA                         | AOLOP AC                           | 9                | AVDBTL AV               | AOBTLP A(                           | AOBTLN AN                          | 12  |
| Assig                             | 1.1mm                                            | 11 | PF07 P                                      | PF06 St                                   | PF04                                | PF09          | PF10 UA                        | PF11 UA        | S.                         |               | VDDCORE VDI           | VSS \                        | VSS                      | VSS \      | VSS VI          | V           |                | LUMA                            | NC AC                              | NC               | AVSDA AV                | AVDDA AC                            | DAC_CO AC                          | 11  |
| Ball /                            | 4mm x                                            | 10 | PF05 P                                      | DA0 P                                     | DA13 P                              | <u>а</u>      | VDDMEM P                       | VSSMEM         |                            |               | VDDCORE VDI           | VSS \                        | \ ss/                    | VSS \      |                 |             |                | ABBIONAND                       | FRB_MSC0D<br>0_SSI0DR              |                  | BOOT_SE A               | VSSPLL                              | VDDPLL DA                          | 10  |
| XBurst 650 Ball Assignment Ver1.2 | BGA345, 14mm x 14mm x 1.1mm, 0.65pitch, top view | 6  | DA3 P                                       | DA10 [                                    | DCS0_ D                             |               | VDDMEM VD                      | VSSMEM VS      | C.                         |               | VSS VDI               | VSS \                        | VSS                      | VDDCORE \  | VDDCORE VDDCORE |             |                | FRE MSCO<br>CLK SSIOCL VDD<br>K | MSCO                               | Ş                | BOOT_SE BO              | EXCLK VS                            | EXCLKO VE                          | 6   |
| Burs                              | 345, 14                                          | 8  | DA2 [                                       | DA14 D                                    | DA1 D                               | 05            | VDDMEM VD                      | VSSMEM VS      | 9                          |               |                       |                              |                          | VDI        | NDI             | 2.1         |                | SA3 CLK                         | RD CMD                             | WE               | SD7 BO                  | I2C0_SD E)                          | IZCO_SC EX                         | ∞   |
| ~                                 | BGA                                              | 7  | DA15 [                                      | CAS_ D                                    | D4 [                                |               | MEM                            | VSSMEM VS      | one.                       |               |                       |                              |                          |            |                 |             |                | 1_AL                            | A2                                 | ^                | D2                      | DS                                  | 90                                 | 7   |
|                                   |                                                  | 9  | RAS_ D                                      | DCS1_ C                                   | D3                                  |               | VDDMEM VDD                     | SA             | VSSMEM                     | VSSMEM        | VSSMEM                | VSSMEM                       | VSSMEM                   | VSSMEM     | PWRON           | AVSOTG      | VBAT_IR        | SA                              | S TO O                             | 3                | SD14 S                  | SD3 S                               | SD4 S                              | 9   |
|                                   |                                                  | 22 | DWE_ R                                      | D2 D(                                     | De                                  | D13           | D15 VD                         | VDDMEM         | VREFMEM VS                 | VDDMEM VS     | VDDMEM VS             | VDDMEM VS                    | VDDIMEM VS               | VDDRTC1 VS | TEST_E PW       | AVSUSB AV   | AVDOTG VB      | AUX0                            | VPEFUSE SA0                        | AVSAD            | SD10 S                  | SD15 S                              | SD1 S                              | 03  |
|                                   |                                                  | 4  | DA16 DI                                     | 70                                        | D12                                 | 3             | D14 [                          | VDI            | VRE                        | DQS3/<br>DQS1 | VDI                   | VDI                          | D30/<br>D14 VD           | VDI        | TE              | AVDUSB AV   | WA             | 4                               | AVDAD VPE                          | A                | S 8US                   | SD12 S                              | s ods                              | 4   |
|                                   |                                                  | 3  | 0 10                                        | DQS0                                      | D10 E                               | D11           | DM1 E                          | D18            | D22                        | DZ4/D8 DC     | D28/<br>D12           | D31/<br>D15                  | CKE                      | DA4        | DA9             | VDDRTC3 AVE | TXR_RKL        | VBUS                            | VBAT_ER AV                         | YM               | CS1_MSC0<br>D1_SSI0DT   | SD9 SI                              | SD13 S                             | 3   |
|                                   |                                                  | 2  | 00                                          | DG GG                                     | DQS1 D                              | DM2 D         | D17 D                          | DZ0 D          | D23 D                      | D25/D9 D2     | D29/ D                | ско                          | DA11 C                   | DA8 D      | DA7 D           |             | RTCLKO TXR     | USB_DM VE                       | OTG_DP VBA                         | λЬ               | AUX1 CS1                | CS2_MS COD2                         | SD11 SI                            | 2   |
|                                   |                                                  |    | DMO                                         | D8                                        | DOS2 DC                             | D16 DI        | D19 D                          | D21 D          | DM3/ D                     | 90            | 12                    | CKO_ C                       | DA12 DA                  | DA6 D,     | DAS D           | PPRST_ WKUP | RTCLK RTC      | DP                              | DIM                                | OTG_ID Y         | XP AL                   | XM CS2                              | CS3 MS SE                          | _   |
|                                   |                                                  | 0  | V D                                         | 8                                         | OG O                                | O O           | E .                            | F (2)          | 6 ā                        | 20 0          | J D2                  | × ×                          | L DA                     | )<br>()    | <u>0</u>        | РРР         | R RTG          | T USB                           | U OTG                              | V OTO            | ×                       | ×                                   | AA CCO                             | 933 |

Figure 2-2 JZ4760 pin to ball assignment



## 2.5 Pin Description [1][2]

## 2.5.1 DDR

Table 2-1 DDR(mDDR, DDR2, DDR) Pins (66)

| Pin<br>Names | Ю  | Loc | IO Cell Char.      | Pin Description                                                                            | Power              |
|--------------|----|-----|--------------------|--------------------------------------------------------------------------------------------|--------------------|
| D0           | Ю  | A2  | Bi-dir, Single-end | D0: DDR data bus bit 0 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D1           | Ю  | A3  | Bi-dir, Single-end | D1: DDR data bus bit 1 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D2           | Ю  | B5  | Bi-dir, Single-end | D2: DDR data bus bit 2 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D3           | Ю  | C6  | Bi-dir, Single-end | D3: DDR data bus bit 3 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D4           | Ю  | C7  | Bi-dir, Single-end | D4: DDR data bus bit 4 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D5           | Ю  | D8  | Bi-dir, Single-end | D5: DDR data bus bit 5 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D6           | Ю  | C5  | Bi-dir, Single-end | D6: DDR data bus bit 6 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D7           | Ю  | B4  | Bi-dir, Single-end | D7: DDR data bus bit 7 in 32-bit and 16-bit data bus                                       | VDD <sub>MEM</sub> |
| D8           | Ю  | B1  | Bi-dir, Single-end | D8: DDR data bus bit 8 in 32-bit data bus                                                  | $VDD_{MEM}$        |
| D9           | Ю  | B2  | Bi-dir, Single-end | D9: DDR data bus bit 9 in 32-bit data bus                                                  | VDD <sub>MEM</sub> |
| D10          | Ю  | C3  | Bi-dir, Single-end | D10: DDR data bus bit 10 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D11          | Ю  | D3  | Bi-dir, Single-end | D11: DDR data bus bit 11 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D12          | Ю  | C4  | Bi-dir, Single-end | D12: DDR data bus bit 12 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D13          | Ю  | D5  | Bi-dir, Single-end | D13: DDR data bus bit 13 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D14          | Ю  | E4  | Bi-dir, Single-end | D14: DDR data bus bit 14 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D15          | Ю  | E5  | Bi-dir, Single-end | D15: DDR data bus bit 15 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D16          | Ю  | D1  | Bi-dir, Single-end | D16: DDR data bus bit 16 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D17          | Ю  | E2  | Bi-dir, Single-end | D17: DDR data bus bit 17 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D18          | Ю  | F3  | Bi-dir, Single-end | D18: DDR data bus bit 18 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D19          | Ю  | E1  | Bi-dir, Single-end | D19: DDR data bus bit 19 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D20          | Ю  | F2  | Bi-dir, Single-end | D20: DDR data bus bit 20 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D21          | Ю  | F1  | Bi-dir, Single-end | D21: DDR data bus bit 21 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D22          | Ю  | G3  | Bi-dir, Single-end | D22: DDR data bus bit 22 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D23          | Ю  | G2  | Bi-dir, Single-end | D23: DDR data bus bit 23 in 32-bit data bus                                                | VDD <sub>MEM</sub> |
| D24<br>D8    | Ю  | НЗ  | Bi-dir, Single-end | D24: DDR data bus bit 24 in 32-bit data bus<br>D8: DDR data bus bit 8 in 16-bit data bus   | VDD <sub>MEM</sub> |
| D25<br>D9    | Ю  | H2  | Bi-dir, Single-end | D25: DDR data bus bit 25 in 32-bit data bus<br>D9: DDR data bus bit 9 in 16-bit data bus   | VDD <sub>MEM</sub> |
| D26<br>D10   | Ю  | H1  | Bi-dir, Single-end | D26: DDR data bus bit 26 in 32-bit data bus<br>D10: DDR data bus bit 10 in 16-bit data bus | VDD <sub>MEM</sub> |
| D27<br>D11   | Ю  | J1  | Bi-dir, Single-end | D27: DDR data bus bit 27 in 32-bit data bus<br>D11: DDR data bus bit 11 in 16-bit data bus | VDD <sub>MEM</sub> |
| D28<br>D12   | 10 | J3  | Bi-dir, Single-end | D28: DDR data bus bit 28 in 32-bit data bus<br>D12: DDR data bus bit 12 in 16-bit data bus | $VDD_{MEM}$        |
| D29<br>D13   | Ю  | J2  | Bi-dir, Single-end | D29: DDR data bus bit 29 in 32-bit data bus<br>D13: DDR data bus bit 13 in 16-bit data bus | VDD <sub>MEM</sub> |
| D30<br>D14   | Ю  | L4  | Bi-dir, Single-end | D30: DDR data bus bit 30 in 32-bit data bus D14: DDR data bus bit 14 in 16-bit data bus    | VDD <sub>MEM</sub> |
| D31<br>D15   | Ю  | K3  | Bi-dir, Single-end | D31: DDR data bus bit 31 in 32-bit data bus<br>D15: DDR data bus bit 15 in 16-bit data bus | VDD <sub>MEM</sub> |
| DA0          | 0  | B10 | Output, Single-end | DA0: DDR address bus bit 0                                                                 | $VDD_{MEM}$        |
| DA1          | 0  | C8  | Output, Single-end | DA1: DDR address bus bit 1                                                                 | $VDD_{MEM}$        |
| DA2          | 0  | A8  | Output, Single-end | DA2: DDR address bus bit 2                                                                 | VDD <sub>MEM</sub> |



| Pin<br>Names | Ю  | Loc | IO Cell Char.        | Pin Description                                                                                 | Power       |
|--------------|----|-----|----------------------|-------------------------------------------------------------------------------------------------|-------------|
| DA3          | 0  | A9  | Output, Single-end   | DA3: DDR address bus bit 3                                                                      | $VDD_{MEM}$ |
| DA4          | 0  | МЗ  | Output, Single-end   | DA4: DDR address bus bit 4                                                                      | $VDD_{MEM}$ |
| DA5          | 0  | N1  | Output, Single-end   | DA5: DDR address bus bit 5                                                                      | $VDD_{MEM}$ |
| DA6          | 0  | M1  | Output, Single-end   | DA6: DDR address bus bit 6                                                                      | $VDD_{MEM}$ |
| DA7          | 0  | N2  | Output, Single-end   | DA7: DDR address bus bit 7                                                                      | $VDD_{MEM}$ |
| DA8          | 0  | M2  | Output, Single-end   | DA8: DDR address bus bit 8                                                                      | $VDD_{MEM}$ |
| DA9          | 0  | N3  | Output, Single-end   | DA9: DDR address bus bit 9                                                                      | $VDD_{MEM}$ |
| DA10         | 0  | В9  | Output, Single-end   | DA10: DDR address bus bit 10                                                                    | $VDD_{MEM}$ |
| DA11         | 0  | L2  | Output, Single-end   | DA11: DDR address bus bit 11                                                                    | $VDD_{MEM}$ |
| DA12         | 0  | L1  | Output, Single-end   | DA12: DDR address bus bit 12                                                                    | $VDD_{MEM}$ |
| DA13         | 0  | C10 | Output, Single-end   | DA13: DDR address bus bit 13                                                                    | $VDD_{MEM}$ |
| DA14         | 0  | В8  | Output, Single-end   | DA14: DDR address bus bit 14                                                                    | $VDD_{MEM}$ |
| DA15         | 0  | A7  | Output, Single-end   | DA15: DDR address bus bit 15                                                                    | $VDD_{MEM}$ |
| DA16         | 0  | A4  | Output, Single-end   | DA16: DDR address bus bit 16                                                                    | $VDD_{MEM}$ |
| DCS0_        | 0  | C9  | Output, Single-end   | DCS0_: DDR chip select 0                                                                        | $VDD_{MEM}$ |
| DCS1_        | 0  | В6  | Output, Single-end   | DCS1_: DDR chip select 1                                                                        | $VDD_{MEM}$ |
| RAS_         | 0  | A6  | Output, Single-end   | RAS_: DDR row address strobe                                                                    | $VDD_{MEM}$ |
| CAS_         | 0  | В7  | Output, Single-end   | CAS_: DDR column address strobe                                                                 | $VDD_{MEM}$ |
| DWE_         | 0  | A5  | Output, Single-end   | DWE_: DDR write enable                                                                          | $VDD_{MEM}$ |
| DQS0         | Ю  | В3  | Bi-dir, Single-end   | DQS0: DDR data byte 0 strobe in 32-bit and 16-bit data bus                                      | $VDD_{MEM}$ |
| DQS1         | Ю  | C2  | Bi-dir, Single-end   | DQS1: DDR data byte 1 strobe in 32-bit data bus                                                 | $VDD_{MEM}$ |
| DQS2         | Ю  | C1  | Bi-dir, Single-end   | DQS2: DDR data byte 2 strobe in 32-bit data bus                                                 | $VDD_{MEM}$ |
| DQS3<br>DQS1 | Ю  | H4  | Bi-dir, Single-end   | DQS3: DDR data byte 3 strobe in 32-bit data bus DQS1: DDR data byte 1 strobe in 16-bit data bus | $VDD_{MEM}$ |
| DM0          | 0  | A1  | Output, Single-end   | DM0: DDR data byte 0 mask in 32-bit and 16-bit data bus                                         | $VDD_{MEM}$ |
| DM1          | 0  | E3  | Output, Single-end   | DM1: DDR data byte 1 mask in 32-bit data bus                                                    | $VDD_{MEM}$ |
| DM2          | 0  | D2  | Output, Single-end   | DM2: DDR data byte 2 mask in 32-bit data bus                                                    | $VDD_{MEM}$ |
| DM3<br>DM1   | 0  | G1  | Output, Single-end   | DM3: DDR data byte 3 mask in 32-bit data bus DM1: DDR data byte 1 mask in 16-bit data bus       | $VDD_{MEM}$ |
| СКО          | 0  | K2  | Output, Differential | CKO: DDR clock output                                                                           | $VDD_{MEM}$ |
| CKO_         | 0  | K1  | Output, Differential | CKO_: DDR inverse clock output                                                                  | $VDD_{MEM}$ |
| CKE          | 0  | L3  | Output, Single-end   | CKE: DDR clock enable                                                                           | $VDD_{MEM}$ |
| VREFmem      | Al | G5  |                      | VREFmem: DDR/DDR2 input reference voltage                                                       | $VDD_{MEM}$ |



## 2.5.2 BOOT and storage

Table 2-2 Static-Memory/MSC0/SPI0/DMA/1WIRE Pins (36; all GPIO shared: PA0~29, PB0~5)

| Pin<br>Names        | Ю                    | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                     | Power  |
|---------------------|----------------------|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------|
| SD0<br>PA0          | 10<br>10             | AA4 | 4mA,<br>pullup-pe | SD0: Static memory data bus bit 0<br>PA0: GPIO group A bit 0                                                                        | VDDIOn |
| SD1<br>PA1          | 10<br>10             | AA5 | 4mA,<br>pullup-pe | SD1: Static memory data bus bit 1<br>PA1: GPIO group A bit 1                                                                        | VDDIOn |
| SD2<br>PA2          | 10<br>10             | W7  | 4mA,<br>pullup-pe | SD2: Static memory data bus bit 2<br>PA2: GPIO group A bit 2                                                                        | VDDIOn |
| SD3<br>PA3          | 10<br>10             | Y6  | 4mA,<br>pullup-pe | SD3: Static memory data bus bit 3<br>PA3: GPIO group A bit 3                                                                        | VDDIOn |
| SD4<br>PA4          | 10<br>10             | AA6 | 4mA,<br>pullup-pe | SD4: Static memory data bus bit 4<br>PA4: GPIO group A bit 4                                                                        | VDDIOn |
| SD5<br>PA5          | 10<br>10             | Y7  | 4mA,<br>pullup-pe | SD5: Static memory data bus bit 5<br>PA5: GPIO group A bit 5                                                                        | VDDIOn |
| SD6<br>PA6          | 10<br>10             | AA7 | 4mA,<br>pullup-pe | SD6: Static memory data bus bit 6<br>PA6: GPIO group A bit 6                                                                        | VDDIOn |
| SD7<br>PA7          | 10<br>10             | W8  | 4mA,<br>pullup-pe | SD7: Static memory data bus bit 7<br>PA7: GPIO group A bit 7                                                                        | VDDIOn |
| SD8<br>PA8          | 10<br>10             | W4  | 4mA,<br>pullup-pe | SD8: Static memory data bus bit 8<br>PA8: GPIO group A bit 8                                                                        | VDDIOn |
| SD9<br>PA9          | 10<br>10             | Y3  | 4mA,<br>pullup-pe | SD9: Static memory data bus bit 9<br>PA9: GPIO group A bit 9                                                                        | VDDIOn |
| SD10<br>PA10        | 10<br>10             | W5  | 4mA,<br>pullup-pe | SD10: Static memory data bus bit 10<br>PA10: GPIO group A bit 10                                                                    | VDDIOn |
| SD11<br>PA11        | 10<br>10             | AA2 | 4mA,<br>pullup-pe | SD11: Static memory data bus bit 11<br>PA11: GPIO group A bit 11                                                                    | VDDIOn |
| SD12<br>PA12        | 10<br>10             | Y4  | 4mA,<br>pullup-pe | SD12: Static memory data bus bit 12<br>PA12: GPIO group A bit 12                                                                    | VDDIOn |
| SD13<br>PA13        | 10<br>10             | AA3 | 4mA,<br>pullup-pe | SD13: Static memory data bus bit 13<br>PA13: GPIO group A bit 13                                                                    | VDDIOn |
| SD14<br>PA14        | 10<br>10             | W6  | 4mA,<br>pullup-pe | SD14: Static memory data bus bit 14<br>PA14: GPIO group A bit 14                                                                    | VDDIOn |
| SD15<br>PA15        | 10<br>10             | Y5  | 4mA,<br>pullup-pe | SD15: Static memory data bus bit 15<br>PA15: GPIO group A bit 15                                                                    | VDDIOn |
| SA0<br>(CL)<br>PB0  | 0<br>10              | U6  | 4mA,<br>pullup-pe | SA0: Static memory address bus bit 0 If NAND flash is used, this pin is used as NAND CL (command latch) pin PB0: GPIO group B bit 0 | VDDIOn |
| SA1<br>(AL)<br>PB1  | 0<br>10              | Т7  | 4mA,<br>pullup-pe | SA1: Static memory address bus bit 1 If NAND flash is used, this pin is used as NAND AL (address latch) pin PB1: GPIO group B bit 1 | VDDIOn |
| SA2<br>PB2          | 0<br>10              | U7  | 2mA,<br>pullup-pe | SA2: Static memory address bus bit 2<br>PB2: GPIO group B bit 2                                                                     | VDDIOn |
| SA3<br>PB3          | 0<br>10              | Т8  | 2mA,<br>pullup-pe | SA3: Static memory address bus bit 3<br>PB3: GPIO group B bit 3                                                                     | VDDIOn |
| SA4<br>DREQ1<br>PB4 | 0<br> <br> <br> <br> | R19 | 2mA,<br>pullup-pe | SA4: Static memory address bus bit 4<br>DREQ1: External DMA request input 1<br>PB4: GPIO group B bit 4                              | VDDIO  |
| SA5<br>DACK1<br>PB5 | 0<br>0<br>10         | T19 | 2mA,<br>pullup-pe | SA5: Static memory address bus bit 5 DACK1: External DMA acknowledge output 1 PB5: GPIO group B bit 5                               | VDDIO  |
| RD_<br>PA16         | 0<br>10              | U8  | 2mA,<br>pullup-pe | RD_: Static memory read strobe<br>PA16: GPIO group A bit 16                                                                         | VDDIOn |
| WE_<br>PA17         | 0<br>10              | V8  | 2mA,<br>pullup-pe | WE_: Static memory write strobe<br>PA17: GPIO group A bit 17                                                                        | VDDIOn |



| Pin<br>Names                          | Ю                 | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                                                                           | Power  |
|---------------------------------------|-------------------|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| FRE_<br>MSC0_CLK<br>SSI0_CLK<br>PA18  | 0<br>0<br>0<br>10 | Т9  | 4mA,<br>pullup-pe | FRE_: NAND read enable MSC0_CLK: MSC (MMC/SD) 0 clock output SSI0_CLK: SSI 0 clock output PA18: GPIO group A bit 18                                                                       | VDDIOn |
| FWE_<br>MSC0_CMD<br>SSI0_CE0_<br>PA19 | 0000              | U9  | 4mA,<br>pullup-pe | FEW_: NAND write enable MSC0_CMD: MSC (MMC/SD) 0 command SSI0_CE0_: SSI 0 chip enable 0 PA19: GPIO group A bit 19                                                                         | VDDIOn |
| MSC0_D0<br>SSI0_DR<br>PA20<br>(FRB)   | 9-9-              | U10 | 4mA,<br>pullup-pe | MSC0_D0: MSC (MMC/SD) 0 data bit 0<br>SSI0_DR: SSI 0 data input<br>PA20: GPIO group A bit 20. If NAND flash is used, this pin should be used<br>as NAND FRB (NAND flash ready/busy) input | VDDIOn |
| CS1_<br>MSC0_D1<br>SSI0_DT<br>PA21    | 0909              | W3  | 4mA,<br>pullup-pe | CS1_: NAND/NOR/SRAM chip select 1 MSC0_D1: MSC (MMC/SD) 0 data bit 1 SSI0_DT: SSI 0 data output PA21: GPIO group A bit 21                                                                 | VDDIOn |
| CS2_<br>MSC0_D2<br>PA22               | 000               | Y2  | 4mA,<br>pullup-pe | CS2_: NAND/NOR/SRAM chip select 2<br>MSC0_D2: MSC (MMC/SD) 0 data bit 2<br>PA22: GPIO group A bit 22                                                                                      | VDDIOn |
| CS3_<br>MSC0_D3<br>PA23               | 0 0 0             | AA1 | 4mA,<br>pullup-pe | CS3_: NAND/NOR/SRAM chip select 3 MSC0_D3: MSC (MMC/SD) 0 data bit 3 PA23: GPIO group A bit 23                                                                                            | VDDIOn |
| CS4_<br>PA24                          | 00                | U21 | 2mA,<br>pullup-pe | CS4_: NAND/NOR/SRAM chip select 4 PA24: GPIO group A bit 24                                                                                                                               | VDDIO  |
| CS5_<br>PA25                          | 0<br>10           | T20 | 2mA,<br>pullup-pe | CS5_: NAND/NOR/SRAM chip select 5 PA25: GPIO group A bit 25                                                                                                                               | VDDIO  |
| CS6_<br>PA26                          | 0<br>10           | V21 | 2mA,<br>pullup-pe | CS6_: NAND/NOR/SRAM chip select 6 PA26: GPIO group A bit 26                                                                                                                               | VDDIO  |
| WAIT_<br>PA27                         | I<br>IO           | U20 | 2mA,<br>pullup-pe | WAIT_: Slow static memory/device wait signal PA27: GPIO group A bit 27                                                                                                                    | VDDIO  |
| DREQ0<br>PA28                         | I<br>10           | W21 | 2mA,<br>pullup-pe | DREQ0: External DMA request input 0 PA28: GPIO group A bit 28                                                                                                                             | VDDIO  |
| DACK0<br>OWI<br>PA29                  | 0<br>10<br>10     | Y21 | 2mA,<br>pullup-pe | DACK0: External DMA acknowledge output 0 OWI: One wire interface PA29: GPIO group A bit 29                                                                                                | VDDIO  |



## 2.5.3 LCD

Table 2-3 LCDC Pins (28; all GPIO shared: PC0~27)

| Pin<br>Names              | Ю            | Loc | IO Cell<br>Char.   | Pin Description                                                                                   | Power |
|---------------------------|--------------|-----|--------------------|---------------------------------------------------------------------------------------------------|-------|
| LCD_B0<br>LCD_REV<br>PC0  | 0<br>0<br>10 | K17 | 8mA,<br>pullup-pe  | LCD_B0: LCD Blue data bit 0<br>LCD_REV: LCD REV output for special TFT<br>PC0: GPIO group C bit 0 | VDDIO |
| LCD_B1<br>LCD_PS<br>PC1   | 0<br>0<br>10 | K16 | 8mA,<br>pullup-pe  | LCD_B1: LCD Blue data bit 1<br>LCD_PS: LCD PS output for special TFT<br>PC1: GPIO group C bit 1   | VDDIO |
| LCD_B2<br>PC2             | 0<br>10      | L16 | 8mA,<br>pullup-pe  | LCD_B2: LCD Blue data bit 2<br>PC2: GPIO group C bit 2                                            | VDDIO |
| LCD_B3<br>PC3             | 0<br>10      | L17 | 8mA,<br>pullup-pe  | LCD_B3: LCD Blue data bit 3<br>PC3: GPIO group C bit 3                                            | VDDIO |
| LCD_B4<br>PC4             | 0<br>10      | L20 | 8mA,<br>pullup-pe  | LCD_B4: LCD Blue data bit 4<br>PC4: GPIO group C bit 4                                            | VDDIO |
| LCD_B5<br>PC5             | 0<br>10      | L19 | 8mA,<br>pullup-pe  | LCD_B5: LCD Blue data bit 5 PC5: GPIO group C bit 5                                               | VDDIO |
| LCD_B6<br>PC6             | 0 0          | L18 | 8mA,<br>pullup-pe  | LCD_B6: LCD Blue data bit 6<br>PC6: GPIO group C bit 6                                            | VDDIO |
| LCD_B7<br>PC7             | 0<br>10      | M16 | 8mA,<br>pullup-pe  | LCD_B7: LCD Blue data bit 7<br>PC7: GPIO group C bit 7                                            | VDDIO |
| LCD_PCLK<br>PC8           | 0<br>10      | M21 | 12mA,<br>pullup-pe | LCD_PCLK: LCD pixel clock PC8: GPIO group C bit 8                                                 | VDDIO |
| LCD_DE<br>PC9             | 0<br>10      | M20 | 8mA,<br>pullup-pe  | LCD_DE: STN AC bias drive/non-STN data enable PC9: GPIO group C bit 9                             | VDDIO |
| LCD_G0<br>LCD_SPL<br>PC10 | 0<br>0<br>10 | N21 | 8mA,<br>pullup-pe  | LCD_G0: LCD Green data bit 0<br>LCD_SPL: LCD SPL output<br>PC10: GPIO group C bit 10              | VDDIO |
| LCD_G1<br>PC11            | 0<br>10      | P21 | 8mA,<br>pullup-pe  | LCD_G1: LCD Green data bit 1 PC11: GPIO group C bit 11                                            | VDDIO |
| LCD_G2<br>PC12            | 0<br>10      | M17 | 8mA,<br>pullup-pe  | LCD_G2: LCD Green data bit 2<br>PC12: GPIO group C bit 12                                         | VDDIO |
| LCD_G3<br>PC13            | 0<br>10      | N20 | 8mA,<br>pullup-pe  | LCD_G3: LCD Green data bit 3<br>PC13: GPIO group C bit 13                                         | VDDIO |
| LCD_G4<br>PC14            | 0<br>10      | M19 | 8mA,<br>pullup-pe  | LCD_G4: LCD Green data bit 4<br>PC14: GPIO group C bit 14                                         | VDDIO |
| LCD_G5<br>PC15            | 0<br>10      | R21 | 8mA,<br>pullup-pe  | LCD_G5: LCD Green data bit 5<br>PC15: GPIO group C bit 15                                         | VDDIO |
| LCD_G6<br>PC16            | 0<br>10      | N16 | 8mA,<br>pullup-pe  | LCD_G6: LCD Green data bit 6 PC16: GPIO group C bit 16                                            | VDDIO |
| LCD_G7<br>PC17            | 0<br>10      | N17 | 8mA,<br>pullup-pe  | LCD_G7: LCD Green data bit 7 PC17: GPIO group C bit 17                                            | VDDIO |
| LCD_HSYN<br>PC18          | 10<br>10     | P20 | 8mA,<br>pullup-pe  | LCD_HSYN: LCD line clock/horizontal sync<br>PC18: GPIO group C bit 18                             | VDDIO |
| LCD_VSYN<br>PC19          | 10<br>10     | T21 | 8mA,<br>pullup-pe  | LCD_VSYN: LCD frame clock/vertical sync<br>PC19: GPIO group C bit 19                              | VDDIO |
| LCD_R0<br>LCD_CLS<br>PC20 | 0<br>0<br>10 | R20 | 8mA,<br>pullup-pe  | LCD_R0: LCD Red data bit 0<br>LCD_CLS: LCD CLS output<br>PC20: GPIO group C bit 20                | VDDIO |
| LCD_R1<br>PC21            | 0<br>10      | N19 | 8mA,<br>pullup-pe  | LCD_R1: LCD Red data bit 1<br>PC21: GPIO group C bit 21                                           | VDDIO |
| LCD_R2<br>PC22            | 0<br>10      | P19 | 8mA,<br>pullup-pe  | LCD_R2: LCD Red data bit 2<br>PC22: GPIO group C bit 22                                           | VDDIO |
| LCD_R3<br>PC23            | 0<br>10      | P16 | 8mA,<br>pullup-pe  | LCD_R3: LCD Red data bit 3<br>PC23: GPIO group C bit 23                                           | VDDIO |



| Pin<br>Names   | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                         | Power |
|----------------|---------|-----|-------------------|---------------------------------------------------------|-------|
| LCD_R4<br>PC24 | 0 10    | P17 | 8mA,<br>pullup-pe | LCD_R4: LCD Red data bit 4<br>PC24: GPIO group C bit 24 | VDDIO |
| LCD_R5<br>PC25 | 0<br>10 | R16 | 8mA,<br>pullup-pe | LCD_R5: LCD Red data bit 5<br>PC25: GPIO group C bit 25 | VDDIO |
| LCD_R6<br>PC26 | 0<br>10 | R17 | 8mA,<br>pullup-pe | LCD_R6: LCD Red data bit 6<br>PC26: GPIO group C bit 26 | VDDIO |
| LCD_R7<br>PC27 | 0<br>10 | P18 | 8mA,<br>pullup-pe | LCD_R7: LCD Red data bit 7<br>PC27: GPIO group C bit 27 | VDDIO |

#### 2.5.4 CIM

Table 2-4 CIM/TSSI/SSI1/MSC2/EPD Pins (12; all GPIO shared: PB6~17)

| Pin<br>Names                                      | Ю                                                | Loc | IO Cell<br>Char.        | Pin Description                                                                                                                                                           | Power                |
|---------------------------------------------------|--------------------------------------------------|-----|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| CIM_PCLK<br>TSCLK<br>SSI1_DR<br>MSC2_D0<br>PB6    | <br> -<br> -<br> -<br> -<br> -<br> -<br> -<br> - | C14 | 4mA,<br>pullup-pe       | CIM_PCLK: CIM pixel clock input TSCLK: TS interface clock input SSI1_DR: SSI 1 data input MSC2_D0: MSC (MMC/SD) 2 data bit 0 PB6: GPIO group B bit 6                      | VDDIO <sup>[3]</sup> |
| CIM_HSYN<br>TSFRM<br>SSI1_CLK<br>MSC2_CLK<br>PB7  | 000                                              | A15 | 4mA,<br>pullup-pe       | CIM_HSYN: CIM horizontal sync input TSFRM: TS interface frame valid input SSI1_CLK: SSI 1 clock output MSC2_CLK: MSC (MMC/SD) 2 clock output PB7: GPIO group B bit 7      | VDDIO <sup>[3]</sup> |
| CIM_VSYN<br>TSSTR<br>SSI1_CE0_<br>MSC2_CMD<br>PB8 | <br>0<br>0<br>0                                  | B15 | 4mA,<br>pullup-pe       | CIM_VSYN: CIM vertical sync input TSSTR: TS interface frame start input SSI1_CE0_: SSI 1 chip enable 0 MSC2_CMD: MSC (MMC/SD) 2 command PB8: GPIO group B bit 8           | VDDIO <sup>[3]</sup> |
| CIM_MCLK<br>TSFAIL<br>SSI1_DT<br>EPD_PWC<br>PB9   | 0 - 0 0 0                                        | A16 | 4mA,<br>pullup-pe       | CIM_MCLK: CIM master clock output TSFAIL: TS interface error package indicator input SSI1_DT: SSI 1 data output EPD_PWC: EPD power control common PB9: GPIO group B bit 9 | VDDIO <sup>[3]</sup> |
| CIM_D0<br>TSD0<br>EPD_PWR0<br>PB10                | -<br>-<br>0<br>0                                 | B16 | 2mA,<br>pulldown-p<br>e | CIM_D0: CIM data input bit 0 TSD0: TS interface input data bus bit 0 EPD_PWR0: EPD power control bit 0 PB10: GPIO group B bit 10                                          | VDDIO <sup>[3]</sup> |
| CIM_D1<br>TSD1<br>EPD_PWR1<br>PB11                | oo                                               | C15 | 2mA,<br>pulldown-p<br>e | CIM_D1: CIM data input bit 1 TSD1: TS interface input data bus bit 1 EPD_PWR1: EPD power control bit 1 PB11: GPIO group B bit 11                                          | VDDIO <sup>[3]</sup> |
| CIM_D2<br>TSD2<br>EPD_SCE2_<br>PB12               | <b></b> ⊙ <u></u>                                | A17 | 2mA,<br>pullup-pe       | CIM_D2: CIM data input bit 2<br>TSD2: TS interface input data bus bit 2<br>EPD_SCE2_: EPD source driver chip select 2<br>PB12: GPIO group B bit 12                        | VDDIO <sup>[3]</sup> |
| CIM_D3<br>TSD3<br>EPD_SCE3_<br>PB13               | o <u>o</u>                                       | A18 | 2mA,<br>pullup-pe       | CIM_D3: CIM data input bit 3 TSD3: TS interface input data bus bit 3 EPD_SCE3_: EPD source driver chip select 3 PB13: GPIO group B bit 13                                 | VDDIO <sup>[3]</sup> |
| CIM_D4<br>TSD4<br>EPD_SCE4_<br>PB14               | -<br>-<br>0<br>0                                 | B17 | 2mA,<br>pullup-pe       | CIM_D4: CIM data input bit 4 TSD4: TS interface input data bus bit 4 EPD_SCE4_: EPD source driver chip select 4 PB14: GPIO group B bit 14                                 | VDDIO <sup>[3]</sup> |



| Pin<br>Names                        | Ю                | Loc | IO Cell<br>Char.        | Pin Description                                                                                                                                    | Power                |
|-------------------------------------|------------------|-----|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| CIM_D5<br>TSD5<br>EPD_SCE5_<br>PB15 | <br>0<br>0       | A19 | 2mA,<br>pullup-pe       | CIM_D5: CIM data input bit 5<br>TSD5: TS interface input data bus bit 5<br>EPD_SCE5_: EPD source driver chip select 5<br>PB15: GPIO group B bit 15 | VDDIO <sup>[3]</sup> |
| CIM_D6<br>TSD6<br>EPD_PWR2<br>PB16  | -<br>-<br>0<br>0 | B18 | 2mA,<br>pulldown-p<br>e | CIM_D6: CIM data input bit 6 TSD6: TS interface input data bus bit 6 EPD_PWR2: EPD power control bit 2 PB16: GPIO group B bit 16                   | VDDIO <sup>[3]</sup> |
| CIM_D7<br>TSD7<br>EPD_PWR3<br>PB17  | <br>             | C16 | 2mA,<br>pulldown-p<br>e | CIM_D7: CIM data input bit 7 TSD7: TS interface input data bus bit 7 EPD_PWR3: EPD power control bit 3 PB17: GPIO group B bit 17                   | VDDIO <sup>[3]</sup> |



## 2.5.5 TSSI/SSI/MSC/UART/I2C

Table 2-5 TSSI/MSC2/SSI Pins (12; all GPIO shared: PB20~31)

| Pin<br>Names                                        | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                                                                                                           | Power |
|-----------------------------------------------------|---------|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC2_D0<br>SSI0_DR<br>SSI1_DR<br>TSD0<br>PB20       | 99      | J16 | 4mA,<br>pullup-pe | MSC2_D0: MSC (MMC/SD) 2 data bit 0 SSI0_DR: SSI 0 data input SSI1_DR: SSI 1 data input TSD0: TS slave interface input data bus bit 0 PB20: GPIO group B bit 20                                                            | VDDIO |
| MSC2_D1<br>SSI0_DT<br>SSI1_DT<br>TSD1<br>PB21       | 0-000   | J17 | 4mA,<br>pullup-pe | MSC2_D1: MSC (MMC/SD) 2 data bit 1 SSI0_DT: SSI 0 data output SSI1_DT: SSI 1 data output TSD1: TS interface input data bus bit 1 PB21: GPIO group B bit 21                                                                | VDDIO |
| TSD2<br>PB22                                        | 0 –     | H19 | 2mA,<br>pullup-pe | TSD2: TS interface input data bus bit 2<br>PB22: GPIO group B bit 22                                                                                                                                                      | VDDIO |
| TSD3<br>PB23                                        | 0 –     | H20 | 2mA,<br>pullup-pe | TSD3: TS interface input data bus bit 3<br>PB23: GPIO group B bit 23                                                                                                                                                      | VDDIO |
| TSD4<br>PB24                                        | 0 –     | H21 | 2mA,<br>pullup-pe | TSD4: TS interface input data bus bit 4<br>PB24: GPIO group B bit 24                                                                                                                                                      | VDDIO |
| TSD5<br>PB25                                        | I<br>Ю  | J21 | 2mA,<br>pullup-pe | TSD5: TS interface input data bus bit 5<br>PB25: GPIO group B bit 25                                                                                                                                                      | VDDIO |
| TSD6<br>PB26                                        | I<br>Ю  | J20 | 2mA,<br>pullup-pe | TSD6: TS interface input data bus bit 6<br>PB26: GPIO group B bit 26                                                                                                                                                      | VDDIO |
| TSD7<br>PB27                                        | I<br>10 | J19 | 2mA,<br>pullup-pe | TSD7: TS interface input data bus bit 7<br>PB27: GPIO group B bit 27                                                                                                                                                      | VDDIO |
| MSC2_CLK<br>SSI0_CLK<br>SSI1_CLK<br>TSCLK<br>PB28   | 000-0   | K21 | 4mA,<br>pullup-pe | MSC2_CLK: MSC (MMC/SD) 2 clock output<br>SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>TSCLK: TS interface clock input<br>PB28: GPIO group B bit 28                                                     | VDDIO |
| MSC2_CMD<br>SSI0_CE0_<br>SSI1_CE0_<br>TSSTR<br>PB29 | 900-9   | K20 | 4mA,<br>pullup-pe | MSC2_CMD: MSC (MMC/SD) 2 command<br>SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>TSSTR: TS interface frame start input<br>PB29: GPIO group B bit 29                                                | VDDIO |
| MSC2_D2<br>SSI0_GPC<br>SSI1_GPC<br>TSFAIL<br>PB30   | 900-9   | L21 | 4mA,<br>pullup-pe | MSC2_D2: MSC (MMC/SD) 2 data bit 2<br>SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>TSFAIL: TS interface error package indicator input<br>PB30: GPIO group B bit 30 | VDDIO |
| MSC2_D3<br>SSI0_CE1_<br>SSI1_CE1_<br>TSFRM<br>PB31  | 900-9   | K19 | 4mA,<br>pullup-pe | MSC2_D3: MSC (MMC/SD) 2 data bit 3 SSI0_CE1_: SSI 0 chip enable 1 SSI1_CE1_: SSI 1 chip enable 1 TSFRM: TS interface frame valid input PB31: GPIO group B bit 31                                                          | VDDIO |

## Table 2-6 UART0/SSI1/MSC2 Pins (4; all GPIO shared: PF0~3)

| Pin<br>Names                           | Ю                        | Loc | IO Cell<br>Char. | Pin Description                                                                                                      | Power |
|----------------------------------------|--------------------------|-----|------------------|----------------------------------------------------------------------------------------------------------------------|-------|
| UARTO_RxD<br>SSI1_DR<br>MSC2_D0<br>PF0 | <br> <br> <br> <br> <br> | G17 |                  | UART0_RxD: UART 0 Receiving data SSI1DR: SSI 1 data input MSC2_D0: MSC (MMC/SD) 2 data bit 0 PF0: GPIO group F bit 0 | VDDIO |



| Pin<br>Names                      | Ю    | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                    | Power                |
|-----------------------------------|------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| UARTO_CTS SSI1_CEO_ MSC2_CMD PF1  | 000  | G16 | 4mA,<br>pullup-pe | UART0_CTS_: UART 0 CTS_ input<br>SSI1_CE0_: SSI 1 chip enable 0<br>MSC2_CMD: MSC (MMC/SD) 2 command<br>PF1: GPIO group F bit 1     | VDDIO                |
| UARTO_RTS _ SSI1_CLK MSC2_CLK PF2 | 0000 | E17 | 4mA,<br>pullup-pe | UART0_RTS_: UART 0 RTS_ output<br>SSI1_CLK: SSI 1 clock output<br>MSC2_CLK: MSC (MMC/SD) 2 clock output<br>PF2: GPIO group F bit 2 | VDDIO <sup>[3]</sup> |
| UARTO_TxD<br>SSI1_DT<br>PF3       | 000  | E18 | 4mA,<br>pullup-pe | UART0_TxD: UART 0 transmitting data<br>SSI1_DT: SSI 1 data output<br>PF3: GPIO group F bit 3                                       | VDDIO <sup>[3]</sup> |

## Table 2-7 MSC1/SSI, Pins (6; all GPIO shared: PD20~25)

| Pin<br>Names                               | Ю                  | Loc  | IO Cell<br>Char.  | Pin Description                                                                                                                                            | Power |
|--------------------------------------------|--------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC1_D0<br>SSI0_DR<br>SSI1_DR<br>PD20      | 10 10              | V20  | 4mA,<br>pullup-pe | MSC1_D0: MSC (MMC/SD) 1 data bit 0<br>SSI0_DR: SSI 0 data input<br>SSI1_DR: SSI 1 data input<br>PD20: GPIO group D bit 20                                  | VDDIO |
| MSC1_D1<br>SSI0_DT<br>SSI1_DT<br>PD21      | 10<br>0<br>0<br>10 | U19  | 4mA,<br>pullup-pe | MSC1_D1: MSC (MMC/SD) 1 data bit 1 SSI0_DT: SSI 0 data output SSI1_DT: SSI 1 data output PD21: GPIO group D bit 21                                         | VDDIO |
| MSC1_D2<br>SSI0_GPC<br>SSI1_GPC<br>PD22    | 10<br>0<br>0<br>10 | W20  | 4mA,<br>pullup-pe | MSC1_D2: MSC (MMC/SD) 1 data bit 2 SSI0_GPC: SSI 0 general-purpose control signal SSI1_GPC: SSI 1 general-purpose control signal PD22: GPIO group D bit 22 | VDDIO |
| MSC1_D3<br>SSI0_CE1_<br>SSI1_CE1_<br>PD23  | 10<br>0<br>0<br>10 | AA21 | 4mA,<br>pullup-pe | MSC1_D3: MSC (MMC/SD) 1 data bit 3 SSI0_CE1_: SSI 0 chip enable 1 SSI1_CE1_: SSI 1 chip enable 1 PD23: GPIO group D bit 23                                 | VDDIO |
| MSC1_CLK<br>SSI0_CLK<br>SSI1_CLK<br>PD24   | 0<br>0<br>0<br>0   | Y20  | 4mA,<br>pullup-pe | MSC1_CLK: MSC (MMC/SD) 1 clock output<br>SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>PD24: GPIO group D bit 24                         | VDDIO |
| MSC1_CMD<br>SSI0_CE0_<br>SSI1_CE0_<br>PD25 | 10<br>0<br>0<br>10 | V19  | 4mA,<br>pullup-pe | MSC1_CMD: MSC (MMC/SD) 1 command<br>SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>PD25: GPIO group D bit 25                          | VDDIO |

## Table 2-8 UART1 Pins (4; all GPIO shared: PD26~29)

| Pin<br>Names           | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                               | Power                |
|------------------------|---------|-----|-------------------|---------------------------------------------------------------|----------------------|
| UART1_RxD<br>PD26      | I<br>Ю  | E12 | 2mA,<br>pullup-pe | UART1_RxD: UART 1 Receiving data<br>PD26: GPIO group D bit 26 | VDDIO <sup>[3]</sup> |
| UART1_CTS<br>PD27      | I<br>IO | F12 | 2mA,<br>pullup-pe | UART1_CTS_: UART 1 CTS_ input<br>PD27: GPIO group D bit 27    | VDDIO <sup>[3]</sup> |
| UART1_TxD<br>PD28      | 0<br>10 | E13 | 2mA,<br>pullup-pe | UART1_TxD: UART 1 transmitting data PD28: GPIO group D bit 28 | VDDIO <sup>[3]</sup> |
| UART1_RTS<br>_<br>PD29 | 0<br>10 | F13 | 2mA,<br>pullup-pe | UART1_RTS_: UART 1 RTS_ output<br>PD29: GPIO group D bit 29   | VDDIO <sup>[3]</sup> |



## Table 2-9 UART2 Pins (0/4/4; all GPIO shared: PC28~31)

| Pin<br>Names      | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                               | Power                |
|-------------------|---------|-----|-------------------|---------------------------------------------------------------|----------------------|
| UART2_RxD<br>PC28 | I<br>10 | F14 | 2mA,<br>pullup-pe | UART2_RxD: UART 2 Receiving data PC28: GPIO group C bit 28    | VDDIO <sup>[3]</sup> |
| UART2_CTS<br>PC29 | I<br>IO | E14 | 2mA,<br>pullup-pe | UART2_CTS_: UART 2 CTS_ input<br>PC29: GPIO group C bit 29    | VDDIO <sup>[3]</sup> |
| UART2_TxD<br>PC30 | 0<br>10 | D14 | 2mA,<br>pullup-pe | UART2_TxD: UART 2 transmitting data PC30: GPIO group C bit 30 | VDDIO <sup>[3]</sup> |
| UART2_RTS<br>PC31 | 0<br>10 | F15 | 2mA,<br>pullup-pe | UART2_RTS_: UART 2 RTS_ output<br>PC31: GPIO group C bit 31   | VDDIO <sup>[3]</sup> |

## Table 2-10 I2C0/I2C1 Pins (4; all GPIO shared: PD30~31, PE30~31)

| Pin<br>Names     | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                           | Power |
|------------------|----------|-----|-------------------|-----------------------------------------------------------|-------|
| I2C0_SDA<br>PD30 | 00       | Y8  | 4mA,<br>pullup-pe | I2C0_SDA: I2C 0 serial data<br>PD30: GPIO group D bit 30  | VDDIO |
| I2C0_SCK<br>PD31 | 0 0      | AA8 | 4mA,<br>pullup-pe | I2C0_SCK: I2C 0 serial clock<br>PD31: GPIO group D bit 31 | VDDIO |
| I2C1_SDA<br>PE30 | 0 0      | T15 | 4mA,<br>pullup-pe | I2C1_SDA: I2C 1 serial data<br>PE30: GPIO group E bit 30  | VDDIO |
| I2C1_SCK<br>PE31 | 10<br>10 | T17 | 4mA,<br>pullup-pe | I2C1_SCK: I2C 1 serial clock<br>PE31: GPIO group E bit 31 | VDDIO |

## Table 2-11 MSC0/MSC1/MSC2 Pins (10; all GPIO shared: PE20~29)

| Pin<br>Names                             | Ю              | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                             | Power                |
|------------------------------------------|----------------|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| MSC0_CLK<br>MSC1_CLK<br>MSC2_CLK<br>PE28 | 0000           | C20 | 4mA,<br>pullup-pe | MSC0_CLK: MSC (MMC/SD) 0 clock output MSC1_CLK: MSC (MMC/SD) 1 clock output MSC2_CLK: MSC (MMC/SD) 2 clock output PE28: GPIO group E bit 28 | VDDIO <sup>[3]</sup> |
| MSC0_CMD<br>MSC1_CMD<br>MSC2_CMD<br>PE29 | 10<br>10<br>10 | C21 | 4mA,<br>pullup-pe | MSC0_CMD: MSC (MMC/SD) 0 command<br>MSC1_CMD: MSC (MMC/SD) 1 command<br>MSC2_CMD: MSC (MMC/SD) 2 command<br>PE29: GPIO group E bit 29       | VDDIO <sup>[3]</sup> |
| MSC0_D0<br>MSC1_D0<br>MSC2_D0<br>PE20    | 10<br>10<br>10 | A20 | 4mA,<br>pullup-pe | MSC0_D0: MSC (MMC/SD) 0 data bit 0 MSC1_D0: MSC (MMC/SD) 1 data bit 0 MSC2_D0: MSC (MMC/SD) 2 data bit 0 PE20: GPIO group E bit 20          | VDDIO <sup>[3]</sup> |
| MSC0_D1<br>MSC1_D1<br>MSC2_D1<br>PE21    | 10<br>10<br>10 | A21 | 4mA,<br>pullup-pe | MSC0_D1: MSC (MMC/SD) 0 data bit 1 MSC1_D1: MSC (MMC/SD) 1 data bit 1 MSC2_D1: MSC (MMC/SD) 2 data bit 1 PE21: GPIO group E bit 21          | VDDIO <sup>[3]</sup> |
| MSC0_D2<br>MSC1_D2<br>MSC2_D2<br>PE22    | 10<br>10<br>10 | B19 | 4mA,<br>pullup-pe | MSC0_D2: MSC (MMC/SD) 0 data bit 2 MSC1_D2: MSC (MMC/SD) 1 data bit 2 MSC2_D2: MSC (MMC/SD) 2 data bit 2 PE22: GPIO group E bit 22          | VDDIO <sup>[3]</sup> |
| MSC0_D3<br>MSC1_D3<br>MSC2_D3<br>PE23    | 10<br>10<br>10 | C17 | 4mA,<br>pullup-pe | MSC0_D3: MSC (MMC/SD) 0 data bit 3 MSC1_D3: MSC (MMC/SD) 1 data bit 3 MSC2_D3: MSC (MMC/SD) 2 data bit 3 PE23: GPIO group E bit 23          | VDDIO <sup>[3]</sup> |



| Pin<br>Names                          | Ю              | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                    | Power                |
|---------------------------------------|----------------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| MSC0_D4<br>MSC1_D4<br>MSC2_D4<br>PE24 | 10<br>10<br>10 | B20 | 4mA,<br>pullup-pe | MSC0_D4: MSC (MMC/SD) 0 data bit 4 MSC1_D4: MSC (MMC/SD) 1 data bit 4 MSC2_D4: MSC (MMC/SD) 2 data bit 4 PE24: GPIO group E bit 24 | VDDIO <sup>[3]</sup> |
| MSC0_D5<br>MSC1_D5<br>MSC2_D5<br>PE25 | 10<br>10<br>10 | C18 | 4mA,<br>pullup-pe | MSC0_D5: MSC (MMC/SD) 0 data bit 5 MSC1_D5: MSC (MMC/SD) 1 data bit 5 MSC2_D5: MSC (MMC/SD) 2 data bit 5 PE25: GPIO group E bit 25 | VDDIO <sup>[3]</sup> |
| MSC0_D6<br>MSC1_D6<br>MSC2_D6<br>PE26 | 10<br>10<br>10 | B21 | 4mA,<br>pullup-pe | MSC0_D6: MSC (MMC/SD) 0 data bit 6 MSC1_D6: MSC (MMC/SD) 1 data bit 6 MSC2_D6: MSC (MMC/SD) 2 data bit 6 PE26: GPIO group E bit 26 | VDDIO <sup>[3]</sup> |
| MSC0_D7<br>MSC1_D7<br>MSC2_D7<br>PE27 | 10<br>10<br>10 | C19 | 4mA,<br>pullup-pe | MSC0_D7: MSC (MMC/SD) 0 data bit 7 MSC1_D7: MSC (MMC/SD) 1 data bit 7 MSC2_D7: MSC (MMC/SD) 2 data bit 7 PE27: GPIO group E bit 27 | VDDIO <sup>[3]</sup> |

## Table 2-12 SSI0/SSI1 Pins (6; all GPIO shared: PE14~19)

| Pin<br>Names                   | Ю                   | Loc | IO Cell<br>Char.  | Pin Description                                                                                                         | Power                |
|--------------------------------|---------------------|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|
| SSI0_DR<br>SSI1_DR<br>PE14     | <br> <br> <br> <br> | B12 | 4mA,<br>pullup-pe | SSI0_DR: SSI 0 data input<br>SSI1_DR: SSI 1 data input<br>PE14: GPIO group E bit 14                                     | VDDIO <sup>[3]</sup> |
| SSI0_CLK<br>SSI1_CLK<br>PE15   | 0<br>0<br>10        | A13 | 4mA,<br>pullup-pe | SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>PE15: GPIO group E bit 15                               | VDDIO <sup>[3]</sup> |
| SSI0_CE0_<br>SSI1_CE0_<br>PE16 | 0<br>0<br>10        | B13 | 4mA,<br>pullup-pe | SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>PE16: GPIO group E bit 16                           | VDDIO <sup>[3]</sup> |
| SSI0_DT<br>SSI1_DT<br>PE17     | 0<br>0<br>10        | A14 | 4mA,<br>pullup-pe | SSI0_DT: SSI 0 data output<br>SSI1_DT: SSI 1 data output<br>PE17: GPIO group E bit 17                                   | VDDIO <sup>[3]</sup> |
| SSI0_CE1_<br>SSI1_CE1_<br>PE18 | 0 0 0               | C13 | 4mA,<br>pullup-pe | SSI0_CE1_: SSI 0 chip enable 1<br>SSI1_CE1_: SSI 1 chip enable 1<br>PE18: GPIO group E bit 18                           | VDDIO <sup>[3]</sup> |
| SSI0_GPC<br>SSI1_GPC<br>PE19   | 0<br>0<br>10        | B14 | 4mA,<br>pullup-pe | SSI0_GPC: SSI 0 general-purpose control signal SSI1_GPC: SSI 1 general-purpose control signal PE19: GPIO group E bit 19 | VDDIO <sup>[3]</sup> |



## 2.5.6 PCM/PS2/SCC/PWM/AIC/UART

Table 2-13 PCM/PS2/SCC Pins (10; all GPIO shared: PD0~9)

| Pin<br>Names     | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                                         | Power                |
|------------------|----------|-----|-------------------|-------------------------------------------------------------------------|----------------------|
| PCM_DO<br>PD0    | 0        | G21 | 2mA,<br>pullup-pe | PCM_DO: PCM data out<br>PD0: GPIO group D bit 0                         | VDDIO                |
| PCM_CLK<br>PD1   | 00       | H18 | 2mA,<br>pullup-pe | PCM_CLK: PCM clock<br>PD1: GPIO group D bit 1                           | VDDIO                |
| PCM_SYN<br>PD2   | 00       | H17 | 2mA,<br>pullup-pe | PCM_SYN: PCM sync<br>PD2: GPIO group D bit 2                            | VDDIO                |
| PCM_DI<br>PD3    | 0 –      | H16 | 2mA,<br>pullup-pe | PCM_DI: PCM data in<br>PD3: GPIO group D bit 3                          | VDDIO                |
| PS2_MCLK<br>PD4  | 10<br>10 | F19 | 2mA,<br>pullup-pe | PS2_MCLK: PS/2 mouse clock<br>PD4: GPIO group D bit 4                   | VDDIO                |
| PS2_MDATA<br>PD5 | 0        | F20 | 2mA,<br>pullup-pe | PS2_MDATA: PS/2 mouse data<br>PD5: GPIO group D bit 5                   | VDDIO                |
| PS2_KCLK<br>PD6  | 0        | F21 | 2mA,<br>pullup-pe | PS2_KCLK: PS/2 keyboard clock<br>PD6: GPIO group D bit 6                | VDDIO                |
| PS2_KDATA<br>PD7 | 00       | G20 | 2mA,<br>pullup-pe | PS2_KDATA: PS/2 keyboard data<br>PD7: GPIO group D bit 7                | VDDIO                |
| SCC_DATA<br>PD8  | 00       | F17 | 4mA,<br>pullup-pe | SCC_DATA: Smartcard controller (7816-3) data PD8: GPIO group D bit 8    | VDDIO <sup>[3]</sup> |
| SCC_CLK<br>PD9   | 0        | G19 | 4mA,<br>pullup-pe | SCC_CLK: Smartcard controller (7816-3) clock<br>PD9: GPIO group D bit 9 | VDDIO                |

Table 2-14 UART3/AIC/PWM/EPD Pins (17; all GPIO shared: PE0~9, 11~13, PD10~13)

| Pin<br>Names                                     | Ю     | Loc  | IO Cell<br>Char.        | Pin Description                                                                                                                                           | Power                |
|--------------------------------------------------|-------|------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| PWM0<br>PE0                                      | 10    | E16  | 2mA,<br>pulldown-p<br>e | PWM0: PWM output or pulse input 0 PE0: GPIO group E bit 0. Pull-down not enabled at and after reset                                                       | VDDIO <sup>[3]</sup> |
| PWM1<br>PE1                                      | 0 0   | D21  | 2mA,<br>pulldown-p<br>e | PWM1: PWM 1 output. This PWM can run in sleep mode in RTCLK clock PE1: GPIO group E bit 1. Pull-down not enabled at and after reset                       | VDDIO <sup>[3]</sup> |
| PWM2<br>PE2                                      | 00    | D17  | 2mA,<br>pullup-pe       | PWM2: PWM 2 output. This PWM can run in sleep mode in RTCLK clock PE2: GPIO group E bit 2. Pull-up not enabled at and after reset                         | VDDIO <sup>[3]</sup> |
| PWM3<br>PE3                                      | 99    | D19  | 2mA,<br>pullup-pe       | PWM3: PWM output or pulse input 3 PE3: GPIO group E bit 3. Pull-up not enabled at and after reset                                                         | VDDIO <sup>[3]</sup> |
| PWM4<br>PE4                                      | 00    | E21  | 2mA,<br>pullup-pe       | PWM4: PWM output or pulse input 4<br>PE4: GPIO group E bit 4                                                                                              | VDDIO <sup>[3]</sup> |
| PWM5<br>UART3_TxD<br>SCLK_RSTN<br>PE5            | 0000  | E20  | 2mA,<br>pullup-pe       | PWM5: PWM output or pulse input 5 UART3_TxD: UART 3 transmitting data SCLK_RSTN: AIC I2S system clock output or AC97 reset output PE5: GPIO group E bit 5 | VDDIO <sup>[3]</sup> |
| PWM6<br>PD10                                     | 00    | E19  | 2mA,<br>pullup-pe       | PWM6: PWM output or pulse input 6<br>PD10: GPIO group D bit 10                                                                                            | VDDIO <sup>[3]</sup> |
| PWM7<br>PD11                                     | 00    | D20  | 2mA,<br>pullup-pe       | PWM7: PWM output or pulse input 7<br>PD11: GPIO group D bit 11                                                                                            | VDDIO <sup>[3]</sup> |
| UART3_RxD<br>BCLK<br>SSI1_DT<br>EPD_PWR4<br>PD12 | -0000 | AA20 | 4mA,<br>pulldown-p<br>e | UART3_RxD: UART 3 Receiving data BCLK: AIC AC97/I2S bit clock SSI1_DT: SSI 1 data output EPD_PWR4: EPD power control bit 4 PD12: GPIO group D bit 12      | VDDIO                |



| Pin<br>Names                                      | Ю                | Loc  | IO Cell<br>Char.        | Pin Description                                                                                                                                                                 | Power |
|---------------------------------------------------|------------------|------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| SYNC<br>MSC2_D0<br>SSI1_DR<br>EPD_PWR5<br>PD13    | 00-00            | W19  | 4mA,<br>pulldown-p<br>e | SYNC: AC97 frame SYNC or I2S Left/Right MSC2_D0: MSC (MMC/SD) 2 data bit 0 SSI1_DR: SSI 1 data input EPD_PWR5: EPD power control bit 5 PD13: GPIO group D bit 13                | VDDIO |
| SDATI<br>MSC2_CMD<br>SSI1_CE0_<br>EPD_PWR6<br>PE6 | 1<br>0<br>0<br>0 | AA18 | 4mA,<br>pullup-pe       | SDATI: AC97/I2S serial data input MSC2_CMD: MSC (MMC/SD) 2 command SSI1_CE0_: SSI 1 chip enable 0 EPD_PWR6: EPD power control bit 6 PE6: GPIO group E bit 6                     | VDDIO |
| SDATO<br>MSC2_CLK<br>SSI1_CLK<br>EPD_PWR7<br>PE7  | 00000            | Y19  | 4mA,<br>pulldown-p<br>e | SDATO: AC97/I2S serial data output or SPDIF output MSC2_CLK: MSC (MMC/SD) 2 clock output SSI1_CLK: SSI 1 clock output EPD_PWR7: EPD power control bit 7 PE7: GPIO group E bit 7 | VDDIO |
| UART3_CTS<br>PE8                                  | I<br>IO          | T13  | 2mA,<br>pullup-pe       | UART3_CTS_: UART 3 CTS_ input<br>PE8: GPIO group E bit 8                                                                                                                        | VDDIO |
| UART3_RTS<br>PE9                                  | 0                | T14  | 2mA,<br>pullup-pe       | UART3_RTS_: UART 3 RTS_ output<br>PE9: GPIO group E bit 9                                                                                                                       | VDDIO |
| SDATO1<br>PE11                                    | 0<br>10          | AA19 | 2mA,<br>pullup-pe       | SDATO1: AIC I2S serial data output 1<br>PE11: GPIO group E bit 11                                                                                                               | VDDIO |
| SDATO2<br>PE12                                    | 0 10             | W18  | 2mA,<br>pullup-pe       | SDATO2: AIC I2S serial data output 2<br>PE12: GPIO group E bit 12                                                                                                               | VDDIO |
| SDATO3<br>PE13                                    | 0 0              | Y18  | 2mA,<br>pullup-pe       | SDATO3: AIC I2S serial data output 3<br>PE13: GPIO group E bit 13                                                                                                               | VDDIO |



## 2.5.7 System/JTAG/UART3/OTG/GPIO

Table 2-15 GPIO Pins (8, GPIO PF04~11)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.        | Pin Description                                                     | Power                |
|--------------|---|-----|-------------------------|---------------------------------------------------------------------|----------------------|
| PF4          | Ю | C11 | 2mA,<br>pulldown-p<br>e | PF4: GPIO group F bit 4. Pull-down not enabled at and after reset   | VDDIO <sup>[3]</sup> |
| PF5          | Ю | A10 | 2mA,<br>pulldown-p<br>e | PF5: GPIO group F bit 5. Pull-down not enabled at and after reset   | VDDIO <sup>[3]</sup> |
| PF6          | Ю | B11 | 2mA,<br>pulldown-p<br>e | PF6: GPIO group F bit 6. Pull-down not enabled at and after reset   | VDDIO <sup>[3]</sup> |
| PF7          | Ю | A11 | 2mA,<br>pulldown-p<br>e | PF7: GPIO group F bit 7. Pull-down not enabled at and after reset   | VDDIO <sup>[3]</sup> |
| PF8          | Ю | A12 | 2mA,<br>pulldown-p<br>e | PF8: GPIO group F bit 8. Pull-down not enabled at and after reset   | VDDIO <sup>[3]</sup> |
| PF9          | Ю | D11 | 2mA,<br>pulldown-p<br>e | PF9: GPIO group F bit 9. Pull-down not enabled at and after reset   | VDDIO <sup>[3]</sup> |
| PF10         | Ю | E11 | 2mA,<br>pulldown-p<br>e | PF10: GPIO group F bit 10. Pull-down not enabled at and after reset | VDDIO <sup>[3]</sup> |
| PF11         | Ю | F11 | 2mA,<br>pulldown-p<br>e | PF11: GPIO group F bit 11. Pull-down not enabled at and after reset | VDDIO <sup>[3]</sup> |

Table 2-16 JTAG/UART3/PS2 Pins (5, GPIO PA03~31 are used to control)

| Pin<br>Names                       | Ю                   | Loc | IO Cell<br>Char.              | Pin Description                                                                                                                                                                           | Power |
|------------------------------------|---------------------|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| TRST_                              | I                   | V17 | Schmitt,<br>pull-down         | TRST_: JTAG reset                                                                                                                                                                         | VDDIO |
| TCK<br>UART3_RTS<br>-<br>PS2_MCLK  | - o <u>o</u>        | U16 | 4mA,<br>Schmitt,<br>pull-down | TCK: JTAG clock UART3_RTS_: UART 3 RTS_ output, PA31 is used to select between JTAG and UART PS2_MCLK: PS/2 mouse clock, PA30 is used to select between JTAG and PS2                      | VDDIO |
| TMS<br>UART3_CTS<br>-<br>PS2_MDATA | <br> <br> <br>      | W17 | 4mA,<br>Schmitt,<br>pull-up   | TMS: JTAG mode select UART3_CTS_: UART 3 CTS_ input, PA31 is used to select between JTAG and UART PS2_MDATA: PS/2 mouse data, PA30 is used to select between JTAG and PS2                 | VDDIO |
| TDI<br>UART3_RxD<br>PS2_KCLK       | <br> <br> <br> <br> | U15 | 4mA,<br>Schmitt,<br>pull-up   | TDI: JTAG serial data input UART3_RxD: UART 3 Receiving data, PA31 is used to select between JTAG and UART PS2_KCLK: PS/2 keyboard clock, PA30 is used to select between JTAG and PS2     | VDDIO |
| TDO<br>UART3_TxD<br>PS2_KDATA      | 0 0 0               | U17 | 4mA,<br>Schmitt,<br>pull-up   | TDO: JTAG serial data output UART3_TxD: UART 3 transmitting data, PA31 is used to select between JTAG and UART PS2_KDATA: PS/2 keyboard data, PA30 is used to select between JTAG and PS2 | VDDIO |



## Table 2-17 System Pins (3, all GPIO shared: PD17~19)

| Pin<br>Names            | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                                             | Power |
|-------------------------|----------|-----|-------------------|-----------------------------------------------------------------------------|-------|
| PD17<br>(BOOT_SEL0<br>) | 0 –      | W9  | 2mA,<br>pullup-pe | PD17: GPIO group D bit 17 It is taken as BOOT select bit 0 by Boot ROM code | VDDIO |
| PD18<br>(BOOT_SEL1      | 10       | W10 | 2mA,<br>pullup-pe | PD18: GPIO group D bit 18 It is taken as BOOT select bit 1 by Boot ROM code | VDDIO |
| PD19<br>(BOOT_SEL2      | <u>О</u> | U18 | 2mA,<br>pullup-pe | PD19: GPIO group D bit 19 It is taken as BOOT select bit 2 by Boot ROM code | VDDIO |

## Table 2-18 USB OTG Digital Pins (0/1/1, all GPIO shared: PE10)

| Pin<br>Names    | Ю   | Loc | IO Cell<br>Char. | Pin Description                                                       | Power                |
|-----------------|-----|-----|------------------|-----------------------------------------------------------------------|----------------------|
| DRVVBUS<br>PE10 | 0 0 | E15 |                  | DRVVBUS: USB OTG VBUS driver control signal PE10: GPIO group E bit 10 | VDDIO <sup>[3]</sup> |

## 2.5.8 Digital power/ground

Table 2-19 IO/Core power supplies for FBGA-345 package (46)

| Pin<br>Names | Ю | Loc                                                    | Pin Description                                                            | Power |
|--------------|---|--------------------------------------------------------|----------------------------------------------------------------------------|-------|
| VDDmem       | Р | E6 E7 E8 E9 E10 F5<br>H5 J5 K5 L5                      | VDDmem: 10 IO digital power for DDR, 1.8V~2.5V                             | -     |
| VSSmem       | Р | F7 F8 F9 F10 G6 H6<br>J6 K6 L6 M6                      | VSSmem: 10 IO digital ground for DDR, 0V                                   | -     |
| VDDIOn       | Р | T10                                                    | VDDIOn: (or VDDIOnand) 1 IO digital power for NAND power domain, 1.8V~3.3V | -     |
| VDDIO        | Р | L13 M13 N12 N13                                        | VDDIO: 4 IO digital power for none DDR/NAND, 3.3V                          | -     |
| VSS          | Р | J9 K9 K10 K11 K12 L9<br>L10 L11 L12 M10 M11<br>M12 N11 | VSS: 13 IO digital ground for none DDR and CORE digital ground, 0V         | -     |
| VDDcore      | Р | J10 J11 J12 J13 K13<br>M9 N9 N10                       | VDDcore: 8 CORE digital power, 1.2V                                        | -     |



## 2.5.9 **Analog**

Table 2-20 Audio CODEC Pins (21)

| Pin<br>Names | Ю  | Loc  | IO Cell<br>Char. | Pin Description                                                                                                                                                                                      | Power              |
|--------------|----|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| AOHPL        | AO | Y13  |                  | AOHPL: Left headphone out                                                                                                                                                                            | AVD <sub>CDC</sub> |
| AOHPR        | AO | AA14 |                  | AOHPR: Right headphone out                                                                                                                                                                           | $AVD_{CDC}$        |
| AOBTLP       | AO | Y12  |                  | AOBTLP: BTL out positive                                                                                                                                                                             | AVD <sub>CDC</sub> |
| AOBTLN       | AO | AA12 |                  | AOBTLN: BTL out negative                                                                                                                                                                             | AVD <sub>CDC</sub> |
| AOLP         | AO | U12  |                  | AOLP: Line out positive                                                                                                                                                                              | AVD <sub>CDC</sub> |
| AOLN         | AO | U13  |                  | AOLN: Line out negative                                                                                                                                                                              | AVD <sub>CDC</sub> |
| MICP1        | Al | AA17 |                  | MICP1: Microphone 1 input or input positive                                                                                                                                                          | $AVD_{CDC}$        |
| MICN1        | Al | Y17  |                  | MICN1: Microphone 1 input negative. This pin should be floating if MIC1 is used as single ended MIC input                                                                                            | AVD <sub>CDC</sub> |
| MICP2        | Al | V14  |                  | MICP2: Microphone 2 input positive                                                                                                                                                                   | AVD <sub>CDC</sub> |
| MICN2        | Al | U14  |                  | MICN2: Microphone 2 input negative. This pin should be floating if MIC2 is used as single ended MIC input                                                                                            | AVD <sub>CDC</sub> |
| MICBIAS      | AO | W16  |                  | MICBIAS: Microphone bias                                                                                                                                                                             | AVD <sub>CDC</sub> |
| AIL          | Al | AA16 |                  | AIL: Left line input                                                                                                                                                                                 | $AVD_{CDC}$        |
| AIR          | Al | Y16  |                  | AIR: Right line input                                                                                                                                                                                | AVD <sub>CDC</sub> |
| VCAP         | AO | AA15 |                  | VCAP: Voltage Reference Output. An electrolytic capacitor more than 10µF in parallel with a 0.1µF ceramic capacitor attached from this pin to AVSCDC eliminates the effects of high frequency noise? | AVD <sub>CDC</sub> |
| HPSENSE      | Al | W14  |                  | HPSENSE: Sense of headphone jack insertion                                                                                                                                                           | AVD <sub>CDC</sub> |
| AVDCDC       | Р  | Y15  |                  | AVDCDC: CODEC analog power, 3.3V (VDDA + VREFP)                                                                                                                                                      | -                  |
| AVSCDC       | Р  | W15  |                  | AVSCDC: CODEC analog ground (VSSA + VREFN)                                                                                                                                                           | -                  |
| AVDHP        | Р  | AA13 |                  | AVDHP: Headphone amplifier power, 3.3V (VDDAO, double PAD)                                                                                                                                           | -                  |
| AVSHP        | Р  | Y14  |                  | AVSHP: Headphone amplifier ground (VSSAO, double PAD)                                                                                                                                                | -                  |
| AVDBTL       | Р  | W12  |                  | AVDBTL: BTL amplifier power, 3.3V (VDDAO, double PAD)                                                                                                                                                | -                  |
| AVSBTL       | Р  | W13  |                  | AVSBTL: BTL amplifier ground (VSSAO, double PAD)                                                                                                                                                     | -                  |

## Table 2-21 USB 2.0 OTG, USB 1.1 host (9)

| Pin<br>Names | Ю   | Loc | IO Cell<br>Char. | Pin Description                                                                                                                                                                         | Power                             |
|--------------|-----|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| OTG_DP       | AIO | U2  |                  | OTG_DP: USB OTG data plus                                                                                                                                                               | AVD <sub>OTG</sub> <sup>[3]</sup> |
| OTG_DM       | AIO | U1  |                  | OTG_DM: USB OTG data minus                                                                                                                                                              | AVD <sub>OTG</sub> <sup>[3]</sup> |
| VBUS         | AIO | Т3  |                  | VBUS: USB 5-V power supply pin for USB OTG. An external charge pump must provide power to this pin                                                                                      | AVD <sub>OTG</sub> <sup>[3]</sup> |
| OTG_ID       | AI  | V1  |                  | OTG_ID: USB mini-receptacle identifier. It differentiates a mini-A from a mini-B plug. If this signal is not used, internal resistance pulls the signal's voltage level to AVDOTG.      | AVD <sub>OTG</sub>                |
| TXR_RKL      | AIO | R3  |                  | TXR_RKL: Transmitter resister tune. It connects to an external resistor of $44.2\Omega$ with 1% tolerance to analog ground AVSOTG, that adjusts the USB 2.0 high-speed source impedance | AVD <sub>OTG</sub>                |
| AVDOTG       | Р   | R5  |                  | AVDOTG: USB OTG analog power, 3.3V                                                                                                                                                      | -                                 |
| AVSOTG       | Р   | P6  |                  | AVSOTG: USB OTG analog ground                                                                                                                                                           | -                                 |
| USB_DP       | AIO | T1  |                  | USB_DP: USB 1.1 host data plus                                                                                                                                                          | AVD <sub>USB</sub>                |
| USB_DM       | AIO | T2  |                  | USB_DM: USB 1.1 host data minus                                                                                                                                                         | AVD <sub>USB</sub>                |
| AVDUSB       | Р   | P4  |                  | AVDUSB: USB 1.1 host analog power, 3.3V                                                                                                                                                 | -                                 |



| Pin<br>Names | Ю | Loc | IO Cell<br>Char. | Pin Description                    | Power |
|--------------|---|-----|------------------|------------------------------------|-------|
| AVSUSB       | Р | P5  |                  | AVSUSB: USB 1.1 host analog ground | -     |

## Table 2-22 SAR ADC Pins (10)[3]

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char. | Pin Description                                                                                              | Power             |
|--------------|----|-----|------------------|--------------------------------------------------------------------------------------------------------------|-------------------|
| XP           | Al | W1  |                  | XP: Touch screen X+ input                                                                                    | AVD <sub>AD</sub> |
| XM           | Al | Y1  |                  | XM: Touch screen X- input                                                                                    | AVD <sub>AD</sub> |
| YP           | Al | V2  |                  | YP: Touch screen Y+ input                                                                                    | AVD <sub>AD</sub> |
| YM           | Al | V3  |                  | YM: Touch screen Y- input. It is recommended to connect YM to top, YP to bottom, XM to left and XP to right. | AVD <sub>AD</sub> |
| VBAT_IR      | Al | R6  |                  | VBAT_IR: Battery voltage input with internal resistance divider                                              | AVD <sub>AD</sub> |
| AUX0         | Al | T5  |                  | AUX0: ADC general purpose input 0, high speed ADC                                                            | $AVD_{AD}$        |
| AUX1         | Al | W2  |                  | AUX1: ADC general purpose input 1                                                                            | AVD <sub>AD</sub> |
| VBAT_ER      | Al | U3  |                  | VBAT_ER: ADC general purpose input 2 or battery voltage input with external resistance divider               | AVD <sub>AD</sub> |
| AVDAD        | Р  | U4  |                  | AVDAD: ADC analog power, 3.3 V                                                                               | -                 |
| AVSAD        | Р  | V5  |                  | AVDAD: ADC analog ground                                                                                     | -                 |

## Table 2-23 EFUSE Pins (1)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char. | Pin Description                                                                                                           | Power             |
|--------------|---|-----|------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------|
| VPEFUSE      | Р | U5  |                  | VPEFUSE: EFUSE programming power, 0V/3.3V. Please reference to related APP notes for the voltage connection of 0V or 3.3V | AVD <sub>AD</sub> |

## Table 2-24 Video DAC Pins (5)

| Pin<br>Names | Ю   | Loc  | IO Cell<br>Char. | Pin Description                                                                                                                     | Power             |
|--------------|-----|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| LUMA         | AO  | T11  |                  | LUMA: DAC analog output for CVBS or luminance of S-Video                                                                            | AVD <sub>DA</sub> |
| AVDDA        | Р   | Y11  |                  | AVDDA: Power supply for LUMA output, 3.3 V (IO1:AVD33R, IO2:AVD33G, IO3:AVDD, VDWELL)                                               | -                 |
| AVSDA        | Р   | W11  |                  | AVSDA: Ground for LUMA output (IO1/IO2: AVS33R, AVS33G, AVSS, VSSUB)                                                                | -                 |
| REXT         | АО  | T12  |                  | REXT: For external resistor. REXT(ohm)=VREFIN(V)*7.31 /IOFS(A)                                                                      | AVD <sub>DA</sub> |
| COMP         | AIO | AA11 |                  | COMP: Compensation pin. This pin should be connected with 0.01uf ceramic cap parallel with a 10uf tantalum cap to AVDDAO externally | AVD <sub>DA</sub> |

## Table 2-25 CPM Pins (4)

| Pin<br>Names | Ю  | Loc  | IO Cell<br>Char.          | Pin Description                       | Power |
|--------------|----|------|---------------------------|---------------------------------------|-------|
| EXCLK        | Al | Y9   |                           | EXCLK: OSC input or 12MHz clock input | VDDIO |
| EXCLKO       | AO | AA9  | Oscillator,<br>OSC on/off | EXCLKO: OSC output                    | VDDIO |
| VDDPLL       | Р  | AA10 |                           | VDDPLL: PLL analog power, 1.2V        | -     |
| VSSPLL       | Р  | Y10  |                           | VSSPLL: PLL analog ground             | -     |



#### Table 2-26 RTC Pins (8, 1 with GPIO input: PA30)[3]

| Pin<br>Names | Ю    | Loc | IO Cell<br>Char.      | Pin Description                                                                           | Power              |
|--------------|------|-----|-----------------------|-------------------------------------------------------------------------------------------|--------------------|
| RTCLK        | ΑI   | R1  | 32768Hz               | RTCLK: OSC input                                                                          | VDD <sub>RTC</sub> |
| RTCLKO       | АО   | R2  | Oscillator            | RTCLKO: OSC output or 32768Hz clock input                                                 | $VDD_{RTC}$        |
| PWRON        | 0    | N6  | 2mA                   | PWRON: Power on/off control of main power                                                 | $VDD_{RTC}$        |
| WKUP<br>PA30 | <br> | P2  | Schmitt               | WKUP: Wakeup signal after main power down PA30: GPIO group A bit 30, input/interrupt only |                    |
| PPRST_       | I    | P1  | Schmitt               | PPRST_: RTC power on reset and RESET-KEY reset input                                      |                    |
| VDDRTC       | Р    | P3  |                       | VDDRTC: 1.8V power for RTC and hibernating mode controlling that never power down         |                    |
| VDDRTC12     | Р    | M5  |                       | VDDRTC12: 1.2V power for RTC and hibernating mode controlling that never power down       |                    |
| TEST_E       | I    | N5  | Schmitt,<br>pull-down | TEST_E: Manufacture test enable, program readable                                         |                    |

#### NOTES:

- 1 The meaning of phases in IO cell characteristics are:
  - a Bi-dir, Single-end: bi-direction and single-ended DDR IO are used.
  - b Output, Single-end: output and single-ended DDR IO are used.
  - c Output, Differential: output and differential signal DDR IO are used.
  - d 2/4/8/12mA out: The IO cell's output driving strength is about 2/4/8/12Ma.
  - e Pull-up: The IO cell contains a pull-up resistor.
  - f Pull-down: The IO cell contains a pull-down resistor.
  - g Pullup-pe: The IO cell contains a pull-up resistor and the pull-up resistor can be enabled or disabled by setting corresponding register.
  - h Pulldown-pe: The IO cell contains a pull-down resistor and the pull-down resistor can be enabled or disabled by setting corresponding register.
  - i Schmitt: The IO cell is Schmitt trig input.
- 2 Except following pins, all GPIO shared pins are reset to GPIO input with internal pull-up or pull-down enabled. The following GPIO shared pins are reset to GPIO input with internal pull-up or pull-down disabled:
  - PWM0/PE0, PWM1/PE1, PWM2/PE2, PWM3/PE3, PF4~PF11.
- 3 These IO are 5V input tolerance.



## **3 Electrical Specifications**

## 3.1 Absolute Maximum Ratings

The absolute maximum ratings for the processors are listed in Table 3-1. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

**Table 3-1 Absolute Maximum Ratings** 

| Parameter                                                            | Min  | Max  | Unit |
|----------------------------------------------------------------------|------|------|------|
| Storage Temperature                                                  | -65  | 150  | °C   |
| Operation Temperature                                                | -40  | 125  | °C   |
| VDDmem power supplies voltage                                        | -0.5 | 4.6  | V    |
| VDDIO power supplies voltage                                         | -0.5 | 4.6  | V    |
| VDDIOn power supplies voltage                                        | -0.5 | 4.6  | V    |
| VDDRTC power supplies voltage                                        | -0.5 | 4.6  | V    |
| VDDRTC12 power supplies voltage                                      | -0.2 | 2.2  | V    |
| AVDOTG power supplies voltage                                        | -0.5 | 4.6  | V    |
| AVDUSB power supplies voltage                                        | -0.5 | 4.6  | V    |
| AVDAD power supplies voltage                                         | -0.5 | 4.6  | V    |
| VPEFUSE power supplies voltage                                       | -0.5 | 4.6  | V    |
| VDDcore power supplies voltage                                       | -0.2 | 2.2  | V    |
| VDDPLL power supplies voltage                                        | -0.5 | 2.5  | V    |
| AVDDA power supplies voltage                                         | -0.5 | 4.6  | V    |
| AVDCDC power supplies voltage                                        | -0.5 | 4.6  | V    |
| AVDHP power supplies voltage                                         | -0.5 | 4.6  | V    |
| AVDBTL power supplies voltage                                        | -0.5 | 4.6  | V    |
| Input voltage to VDDmem supplied non-supply pins                     | -0.3 | 4.6  | V    |
| Input voltage to VDDIO supplied non-supply pins with 5V tolerance    | -0.5 | 6    | V    |
| Input voltage to VDDIO supplied non-supply pins without 5V tolerance | -0.5 | 4.6  | V    |
| Input voltage to VDDIOn supplied non-supply pins                     | -0.5 | 4.6  | V    |
| Input voltage to VDDRTC supplied non-supply pins                     | -0.5 | 6    | V    |
| Input voltage to AVDOTG supplied non-supply pins                     | -0.5 | 5.25 | V    |
| Input voltage to AVDUSB supplied non-supply pins                     | -0.5 | 6    | V    |
| Input voltage to AVDAD supplied non-supply pins                      | -0.5 | 6    | V    |
| Input voltage to AVDDA supplied non-supply pins                      | -0.5 | 4.6  | V    |
| Input voltage to AVDCDC supplied non-supply pins                     | -0.5 | 4.6  | V    |
| Output voltage from VDDmem supplied non-supply pins                  | -0.5 | 4.6  | V    |
| Output voltage from VDDIO supplied non-supply pins                   | -0.5 | 4.6  | V    |
| Output voltage from VDDIOn supplied non-supply pins                  | -0.5 | 4.6  | V    |



| Output voltage from VDDRTC supplied non-supply pins                      | -0.5 | 4.6  | V |
|--------------------------------------------------------------------------|------|------|---|
| Output voltage from AVDOTG supplied non-supply pins                      | -0.5 | 4.6  | V |
| Output voltage from AVDUSB supplied non-supply pins                      | -0.5 | 4.6  | V |
| Output voltage from AVDAD supplied non-supply pins                       | -0.5 | 4.6  | V |
| Output voltage from AVDDA supplied non-supply pins                       | -0.5 | 4.6  | V |
| Output voltage from AVDCDC supplied non-supply pins                      | -0.5 | 4.6  | V |
| Maximum ESD stress voltage, Human Body Model; Any pin to any             |      |      |   |
| supply pin, either polarity, or Any pin to all non-supply pins together, |      | 2000 | V |
| either polarity. Three stresses maximum.                                 |      |      |   |



# 3.2 Recommended operating conditions

Table 3-2 Recommended operating conditions for power supplies

| Symbol             | Description                  | Min  | Typical | Max  | Unit |
|--------------------|------------------------------|------|---------|------|------|
|                    | VDDmem voltage for SSTL18    | 1.7  | 1.8     | 1.9  | V    |
| $V_{MEM}$          | VDDmem voltage for SSTL2     | 2.3  | 2.5     | 2.7  | V    |
|                    | VDDmem voltage for LPDDR     | 1.7  | 1.8     | 1.9  | V    |
| V <sub>IO</sub>    | VDDIO voltage                | 2.97 | 3.3     | 3.63 | V    |
|                    | VDDIOn voltage for 1.8V NAND | 1.62 | 1.8     | 1.98 | V    |
| $V_{ION}$          | VDDIOn voltage for 2.5V NAND | 2.25 | 2.5     | 2.75 | V    |
|                    | VDDIOn voltage for 3.3V NAND | 2.97 | 3.3     | 3.63 | V    |
| $V_{RTC}$          | VDDRTC voltage               | 1.7  | 1.8     | 1.9  | V    |
| V <sub>RTC12</sub> | VDDRTC12 voltage             | 1.08 | 1.2     | 1.40 | V    |
| V <sub>OTG</sub>   | AVDOTG voltage               | 3.07 | 3.3     | 3.63 | V    |
| V <sub>USB</sub>   | AVDUSB voltage               | 3.0  | _       | 3.6  | V    |
| V <sub>ADC</sub>   | AVDAD voltage                | 2.7  | 3.3     | 3.6  | V    |
| V <sub>EFUSE</sub> | VPEFUSE voltage              | 2.97 | 3.3     | _    | V    |
| V <sub>CORE</sub>  | VDDcore voltage              | 1.08 | 1.2     | 1.40 | V    |
| V <sub>PLL</sub>   | VDDPLL analog voltage        | 1.08 | 1.2     | 1.40 | V    |
| $V_{DAC}$          | AVDDA voltage                | 2.97 | 3.3     | 3.63 | V    |
| $V_{CDC}$          | AVDCDC voltage               |      |         |      | V    |
| V <sub>HP</sub>    | AVDHP voltage                | 2.7  | _       | 3.6  | V    |
| $V_{BTL}$          | AVDBTL voltage               |      |         |      | V    |

Table 3-3 Recommended operating conditions for VDDmem supplied pins

| Symbol              | Parameter                                 | Min  | Typical | Max  | Unit      |
|---------------------|-------------------------------------------|------|---------|------|-----------|
| V <sub>I18</sub>    | Input voltage for SSTL18/LPDDR signal     | 0    |         | 1.9  | V         |
| V <sub>O18</sub>    | Output voltage for SSTL18/LPDDR signal    | 0    |         | 1.9  | V         |
| V <sub>125</sub>    | Input voltage for SSTL2 signal            | 0    |         | 2.7  | V         |
| V <sub>O25</sub>    | Output voltage for SSTL2 signal           | 0    |         | 2.7  | V         |
| V <sub>REFMEM</sub> | Reference voltage supply for SSTL18/SSTL2 | 0.49 | 0.5     | 0.51 | $V_{MEM}$ |

Table 3-4 Recommended operating conditions for VDDIO supplied pins

| Symbol           | Parameter                               | Min  | Typical | Max                  | Unit |
|------------------|-----------------------------------------|------|---------|----------------------|------|
| V <sub>IH5</sub> | Input high voltage with 5V tolerance    | 1.7  |         | 5.5                  | V    |
| V <sub>IL5</sub> | Input low voltage with 5V tolerance     | -0.3 |         | 0.7                  | V    |
| V <sub>IH3</sub> | Input high voltage without 5V tolerance | 2.0  |         | V <sub>IO</sub> +0.3 | V    |
| V <sub>IL3</sub> | Input low voltage without 5V tolerance  | -0.3 |         | 0.8                  | V    |



### Table 3-5 Recommended operating conditions for VDDIOn supplied pins

| Symbol            | Parameter                                   | Min                | Typical | Max                | Unit |
|-------------------|---------------------------------------------|--------------------|---------|--------------------|------|
| V                 | Input high voltage for 1.8V I/O application | V <sub>ION</sub> * |         | V <sub>ION</sub> + | V    |
| V <sub>IH18</sub> | Input high voltage for 1.6v i/O application | 0.65               |         | 0.3                | ٧    |
| V <sub>IL18</sub> | Input low voltage for 1.8V I/O application  | -0.3               |         | V <sub>ION</sub> * | V    |
| V IL18            | Imput low voltage for 1.6v i/O application  | -0.3               |         | 0.35               | ٧    |
| V <sub>IH25</sub> | Input high voltage for 2.5V I/O application | 1.7                |         | V <sub>ION</sub> + | V    |
| V IH25            | Imput high voltage for 2.5v i/O application | 1.7                |         | 0.3                | ٧    |
| $V_{IL25}$        | Input low voltage for 2.5V I/O application  | -0.3               |         | 0.7                | V    |
| \/                | Input high voltage for 2.2V I/O application | 2.0                |         | V <sub>ION</sub> + | V    |
| V <sub>IH33</sub> | Input high voltage for 3.3V I/O application | 2.0                |         | 0.3                | V    |
| V <sub>IL33</sub> | Input low voltage for 3.3V I/O application  | -0.3               |         | 0.8                | V    |

### Table 3-6 Recommended operating conditions for VDDRTC supplied pins

| Symbol             | Parameter          | Min Typical             |  | Max                    | Unit |
|--------------------|--------------------|-------------------------|--|------------------------|------|
| $V_{IHRTC}$        | Input high voltage | V <sub>RTC</sub> * 0.65 |  | V <sub>RTC</sub> + 0.3 | V    |
| V <sub>ILRTC</sub> | Input low voltage  | -0.3                    |  | 0.7                    | V    |

### Table 3-7 Recommended operating conditions for USB 2.0 OTG pins

| Symbol             | Description                            | Min | Typical | Max       | Unit |
|--------------------|----------------------------------------|-----|---------|-----------|------|
| V <sub>IVBUS</sub> | Input voltage range VBUS               | 0   |         | 5.25      | V    |
| V <sub>ID</sub>    | Input voltage range for all other pins | 0   |         | $V_{OTG}$ | V    |

### Table 3-8 Recommended operating conditions for USB 1.1 host DP/DM pins

| Symbol     | Description                        | Min | Typical | Max              | Unit |
|------------|------------------------------------|-----|---------|------------------|------|
| $V_{IUSB}$ | Input voltage range for DP/DM pins | 0   |         | $V_{\text{USB}}$ | V    |

### Table 3-9 Recommended operating conditions for ADC pins

| Symbol                  | Description                               | Min | Typical | Max       | Unit |
|-------------------------|-------------------------------------------|-----|---------|-----------|------|
| $V_{\text{I-VBAT\_IR}}$ | VBAT_IR input voltage range               | 0   |         | 5.5       | V    |
| V <sub>I-VBAT_ER</sub>  | VBAT_ER input voltage range               | 0   |         | 2.5       | V    |
| V <sub>IADC</sub>       | AUX0/AUX1/XM/XP/YM/YP input voltage range | 0   |         | $V_{ADC}$ | V    |

### Table 3-10 Recommended operating conditions for AVDCDC supplied pins

| Symbol               | Parameter           | Min | Typical | Max       | Unit |
|----------------------|---------------------|-----|---------|-----------|------|
| $V_{\text{ILH-CDC}}$ | Input voltage range | 0   |         | $V_{CDC}$ | V    |



# Table 3-11 Recommended operating conditions for others

| Symbol         | Description         | Min | Typical | Max | Unit |
|----------------|---------------------|-----|---------|-----|------|
| T <sub>A</sub> | Ambient temperature | 0   |         | 85  | °C   |



## 3.3 DC Specifications

The DC characteristics for each pin include input-sense levels and output-drive levels and currents. These parameters can be used to determine maximum DC loading, and also to determine maximum transition times for a given load. All DC specification values are valid for the entire temperature range of the device.

Table 3-12 DC characteristics for VDDmem supplied pins in LVTTL application

| Symbol             | Parameter                                                |      | Min  | Typical | Max   | Unit |
|--------------------|----------------------------------------------------------|------|------|---------|-------|------|
| V <sub>T</sub>     | Threshold point                                          |      | 1.52 | 1.66    | 1.83  | V    |
| V <sub>T+</sub>    | Schmitt trig low to high threshold point                 |      | 1.75 | 1.90    | 2.08  | V    |
| V <sub>T-</sub>    | Schmitt trig high to low threshold point                 |      | 1.25 | 1.37    | 1.52  | V    |
| I <u>L</u>         | Input Leakage Current                                    |      |      |         | ±10   | μA   |
| I <sub>OZ-IO</sub> | Tri-State output leakage current                         |      |      |         | ±10   | μA   |
| R <sub>PU</sub>    | Pull-up Resistor                                         |      | 35   | 50      | 70    | kΩ   |
| R <sub>PD</sub>    | Pull-down Resistor                                       |      | 68   | 140     | 230   | kΩ   |
| V <sub>OL-IO</sub> | Output low voltage @I <sub>OL-IO</sub> =12, 16, 24, 30mA |      |      |         | 0.4   | V    |
| V <sub>OH-IO</sub> | Output high voltage @I <sub>OH-IO</sub> =12, 16, 24,     | 30mA | 2.4  |         |       | V    |
|                    |                                                          | 12mA | 13.2 | 20.5    | 27.3  | mA   |
|                    | Low level output current                                 | 16mA | 17.6 | 27.3    | 36.5  | mA   |
| I <sub>OL-IO</sub> | @ V <sub>OL-IO</sub> = 0.4V for cells of                 | 24mA | 24.3 | 37.7    | 50.2  | mA   |
|                    |                                                          | 30mA | 30.8 | 47.8    | 63.8  | mA   |
|                    |                                                          | 12mA | 17.9 | 36.5    | 60.3  | mA   |
|                    | High level output current                                | 16mA | 23.9 | 48.6    | 80.3  | mA   |
| I <sub>OH-IO</sub> | @ V <sub>OH-IO</sub> = 2.4V for cells of                 | 24mA | 32.9 | 66.9    | 110.5 | mA   |
|                    |                                                          | 30mA | 41.8 | 85.1    | 140.6 | mA   |

Table 3-13 DC characteristics for VDDIO supplied pins with 5V tolerance

| Symbol             | Parameter                                       | Min | Typical | Max  | Unit |    |
|--------------------|-------------------------------------------------|-----|---------|------|------|----|
| V <sub>T</sub>     | Threshold point                                 |     | 1.30    | 1.41 | 1.53 | V  |
| V <sub>T+</sub>    | Schmitt trig low to high threshold point        |     | 1.53    | 1.64 | 1.73 | V  |
| V <sub>T-</sub>    | Schmitt trig high to low threshold point        |     | 0.95    | 1.02 | 1.09 | V  |
| IL                 | Input Leakage Current                           |     |         | ±1   | μA   |    |
| I <sub>OZ-IO</sub> | Tri-State output leakage current                |     |         | ±1   | μA   |    |
| R <sub>PU</sub>    | Pull-up Resistor                                | 62  | 77      | 112  | kΩ   |    |
| R <sub>PD</sub>    | Pull-down Resistor                              | 48  | 85      | 174  | kΩ   |    |
| V <sub>OL-IO</sub> | Output low voltage @I <sub>OL-IO</sub> =2, 4mA  |     |         |      | 0.4  | V  |
| V <sub>OH-IO</sub> | Output high voltage @I <sub>OH-IO</sub> =2, 4mA | 2.4 |         |      | V    |    |
| 1                  | Low level output current 2mA                    |     | 2.2     | 3.5  | 4.2  | mA |
| I <sub>OL-IO</sub> | @ V <sub>OL-IO</sub> = 0.4V for cells of        | 4mA | 4.4     | 6.9  | 8.4  | mA |
| I <sub>OH-IO</sub> | High level output current                       | 2.8 | 5.8     | 9.2  | mA   |    |



Table 3-14 DC characteristics for VDDIO supplied pins without 5V tolerance

| Symbol             | Parameter                                              | Min  | Typical | Max  | Unit |    |
|--------------------|--------------------------------------------------------|------|---------|------|------|----|
| V <sub>T</sub>     | Threshold point                                        |      | 1.30    | 1.41 | 1.53 | V  |
| V <sub>T+</sub>    | Schmitt trig low to high threshold point               |      | 1.54    | 1.65 | 1.74 | V  |
| V <sub>T-</sub>    | Schmitt trig high to low threshold point               |      | 0.95    | 1.02 | 1.09 | V  |
| IL                 | Input Leakage Current                                  |      |         |      | ±1   | μΑ |
| I <sub>OZ-IO</sub> | Tri-State output leakage current                       |      |         |      | ±1   | μΑ |
| R <sub>PU</sub>    | Pull-up Resistor                                       | 62   | 77      | 112  | kΩ   |    |
| R <sub>PD</sub>    | Pull-down Resistor                                     | 58   | 81      | 156  | kΩ   |    |
| V <sub>OL-IO</sub> | Output low voltage @I <sub>OL-IO</sub> =2, 4, 8, 12m   |      |         | 0.4  | V    |    |
| V <sub>OH-IO</sub> | Output high voltage @I <sub>OH-IO</sub> =2, 4, 8, 12mA |      | 2.4     |      |      | V  |
|                    |                                                        | 2mA  | 2.1     | 3.3  | 4.1  | mA |
| ١,                 | Low level output current                               | 4mA  | 4.2     | 6.6  | 8.1  | mA |
| I <sub>OL-IO</sub> | @ V <sub>OL-IO</sub> = 0.4V for cells of               | 8mA  | 8.4     | 13.3 | 16.3 | mA |
|                    |                                                        | 12mA | 12.6    | 19.9 | 24.4 | mA |
|                    |                                                        | 2mA  | 2.4     | 4.8  | 7.5  | mA |
|                    | High level output current                              | 4mA  | 4.7     | 9.6  | 14.9 | mA |
| I <sub>OH-IO</sub> | @ V <sub>OH-IO</sub> = 2.4V for cells of               | 8mA  | 9.4     | 19.2 | 29.9 | mA |
|                    |                                                        | 12mA | 14.2    | 28.9 | 44.8 | mA |

Table 3-15 DC characteristics for VDDIOn supplied pins for 1.8V I/O application

| Symbol             | Parameter                                                     | Min                    | Typical | Max  | Unit |    |
|--------------------|---------------------------------------------------------------|------------------------|---------|------|------|----|
| $V_T$              | Threshold point                                               |                        | 0.76    | 0.82 | 0.87 | V  |
| IL                 | Input Leakage Current                                         |                        |         |      | ±1   | μA |
| I <sub>OZ-IO</sub> | Tri-State output leakage current                              |                        |         | ±1   | μA   |    |
| R <sub>PU</sub>    | Pull-up Resistor                                              | 123                    | 174     | 276  | kΩ   |    |
| V <sub>OL-IO</sub> | Output low voltage @I <sub>OL-IO</sub> =2, 4mA                |                        |         | 0.45 | V    |    |
| $V_{OH-IO}$        | Output high voltage @I <sub>OH-IO</sub> =2, 4mA               | V <sub>IO</sub> - 0.45 |         |      | V    |    |
| 1                  | Low level output current                                      | 2mA                    | 1.0     | 1.8  | 2.6  | mA |
| I <sub>OL-IO</sub> | $@V_{OL-IO} = 0.45V$ for cells of 4mA                         |                        | 2.0     | 3.7  | 5.3  | mA |
| 1                  | High level output current                                     | 2mA                    | 0.9     | 1.5  | 2.1  | mA |
| I <sub>OH-IO</sub> | O V <sub>OH-IO</sub> = VDD <sub>IO</sub> - 0.45V for cells of | 4mA                    | 1.8     | 3.0  | 4.2  | mA |

Table 3-16 DC characteristics for VDDIOn supplied pins for 2.5V I/O application

| Symbol | Parameter             | Min  | Typical | Max  | Unit |
|--------|-----------------------|------|---------|------|------|
| $V_T$  | Threshold point       | 1.01 | 1.08    | 1.17 | V    |
| IL     | Input Leakage Current |      |         | ±1   | μΑ   |



| I <sub>OZ-IO</sub>                                                                                            | Tri-State output leakage current                |     |     | ±1  | μΑ   |    |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------|----|
| R <sub>PU</sub>                                                                                               | Pull-up Resistor                                | 74  | 105 | 177 | kΩ   |    |
| $V_{\text{OL-IO}}$                                                                                            | Output low voltage @I <sub>OL-IO</sub> =2, 4mA  |     |     | 0.5 | V    |    |
| $V_{OH-IO}$                                                                                                   | Output high voltage @I <sub>OH-IO</sub> =2, 4mA | 1.8 |     |     | V    |    |
| 1                                                                                                             | Low level output current                        | 2mA | 1.7 | 3.1 | 4.1  | mA |
| $\bigcirc$ |                                                 | 4mA | 3.5 | 6.0 | 8.0  | mA |
| 1                                                                                                             | High level output current                       | 2mA | 1.4 | 3.1 | 5.2  | mA |
| I <sub>OH-IO</sub>                                                                                            | O V <sub>OH-IO</sub> = 1.8V for cells of        | 4mA | 2.8 | 6.2 | 10.4 | mA |

Table 3-17 DC characteristics for VDDIOn supplied pins for 3.3V I/O application

| Symbol             | Parameter                                       | Min | Typical | Max  | Unit |    |
|--------------------|-------------------------------------------------|-----|---------|------|------|----|
| V <sub>T</sub>     | Threshold point                                 |     | 1.30    | 1.41 | 1.53 | V  |
| IL                 | Input Leakage Current                           |     |         |      | ±1   | μA |
| I <sub>OZ-IO</sub> | Tri-State output leakage current                |     |         | ±1   | μA   |    |
| R <sub>PU</sub>    | Pull-up Resistor                                | 62  | 77      | 112  | kΩ   |    |
| V <sub>OL-IO</sub> | Output low voltage @I <sub>OL-IO</sub> =2, 4mA  |     |         | 0.4  | V    |    |
| V <sub>OH-IO</sub> | Output high voltage @I <sub>OH-IO</sub> =2, 4mA | 2.4 |         |      | V    |    |
| 1                  | Low level output current                        | 2mA | 2.1     | 3.3  | 4.1  | mA |
| I <sub>OL-IO</sub> | @ V <sub>OL-IO</sub> = 0.4V for cells of        | 4mA | 4.2     | 6.6  | 8.1  | mA |
| I <sub>OH-IO</sub> | High level output current                       | 2mA | 2.4     | 4.8  | 7.5  | mA |
|                    | @ V <sub>OH-IO</sub> = 2.4V for cells of        | 4mA | 4.7     | 9.6  | 14.9 | mA |

Table 3-18 DC characteristics for VDDRTC? supplied pins

| Symbol             | Parameter                                             | Min  | Typical | Max  | Unit |
|--------------------|-------------------------------------------------------|------|---------|------|------|
| V <sub>T</sub>     | Threshold point                                       | 0.76 | 0.82    | 0.87 | V    |
| V <sub>T+</sub>    | Schmitt trig low to high threshold point              | 0.94 | 1.04    | 1.08 | V    |
| V <sub>T-</sub>    | Schmitt trig high to low threshold point              | 0.55 | 0.59    | 0.62 | V    |
| I <u>L</u>         | Input Leakage Current                                 |      |         | ±1   | μA   |
| I <sub>OZ-IO</sub> | Tri-State output leakage current                      |      |         | ±1   | μA   |
| R <sub>PD</sub>    | Pull-down Resistor                                    | 126  | 202     | 416  | kΩ   |
| V <sub>OL-IO</sub> | Output low voltage @I <sub>OL-IO</sub> = 2, 4mA       |      |         | 0.4  | V    |
| V <sub>OH-IO</sub> | Output high voltage @I <sub>OH-IO</sub> = 2, 4mA      | 2.4  |         |      | V    |
| I <sub>OL-IO</sub> | Low level output current @ V <sub>OL-IO</sub> = 0.45V | 1.0  | 1.9     | 2.6  | mA   |
| 1                  | High level output current                             | 1.0  | 1.8     | 2.5  | mA   |
| I <sub>OH-IO</sub> | @ V <sub>OH-IO</sub> = VDDRTC- 0.45V                  | 1.0  | 1.0     | 2.5  | IIIA |



# Table 3-19 DC characteristics for AVDUSB supplied pins

| Symbol              | Description                                          | Min Typic |     | Max       | Unit |
|---------------------|------------------------------------------------------|-----------|-----|-----------|------|
| V <sub>O-USB</sub>  | Output voltage range                                 | 0         |     | $V_{USB}$ | V    |
| V <sub>DIS</sub>    | Differential input sensitivity                       | 0.2       |     | V         |      |
| V <sub>CM</sub>     | Differential common mode range                       | 0.8       | 2.5 | V         |      |
| V <sub>SE</sub>     | Single ended receiver threshold                      | 0.8       |     | 2.0       | V    |
| I <sub>OZ-USB</sub> | Tri-State leakage current                            |           |     | ±10       | μA   |
| Z <sub>DRV</sub>    | Driver output resistance, including damping resistor | 24        |     | 44        | Ω    |
| V <sub>OL-USB</sub> | Static output low voltage                            |           |     | 0.3       | V    |
| V <sub>OH-USB</sub> | Static output high voltage                           | 2.8       |     |           | V    |



## 3.4 Power On, Reset and BOOT

### 3.4.1 Power-On Timing

The external voltage regulator and other power-on devices must provide the JZ4760 processor with a specific sequence of power and resets to ensure proper operation. Figure 3-1 shows this sequence and Table 3-20 gives the timing parameters. Following are the name of the power.

- VDDRTC
- VDDRTC12
- AVDAUD: AVDCDC, AVDHP
- VDD33: all other digital 3.3V or DDR power supplies, include VDDMEM, VDDIO, VDDIOn
- AVD33: all other analog 3.3V power supplies, include AVDAD, AVDDA, AVDOTG, AVDUSB, AVDBTL
- VDD12: all 1.2V power supplies, include VDDCORE, VDDPLL
- VPEFUSE

**Table 3-20 Power-On Timing Parameters** 

| Symbol                  | Parameter                                                                 | Min  | Max | Unit              |
|-------------------------|---------------------------------------------------------------------------|------|-----|-------------------|
| t <sub>R_VDDRTC</sub>   | VDDRTC rise time <sup>[1]</sup>                                           | 0    | 5   | ms                |
| t <sub>R_VDDRTC12</sub> | VDDRTC12 rise time <sup>[1]</sup>                                         | 0    | 5   | ms                |
| t <sub>D_RTC-12</sub>   | Delay between VDDRTC arriving 50% (or 90%) to                             |      | 1   | ms                |
| t <sub>R_VDD33</sub>    | VDDRTC12 arriving 50% (or 90%) VDD33 rise time <sup>[1]</sup>             | 0    | 5   | ms                |
| t <sub>D_VDD33</sub>    | Delay between VDDRTC arriving 50% (or 90%) to VDD33 arriving 50% (or 90%) |      | _   | ms                |
| t <sub>R_VDD12</sub>    | VDD12 rise time <sup>[1]</sup>                                            | 0    | 5   | ms                |
| t <sub>D_33-12</sub>    | Delay between VDD33 arriving 50% (or 90%) to VDD12 arriving 50% (or 90%)  | 0    | 1   | ms                |
| t <sub>R_AVDAUD</sub>   | AVDAUD rise time <sup>[1]</sup>                                           | 0    | 5   | ms                |
| t <sub>D_AVDAUD</sub>   | Delay between VDD12 arriving 50% (or 90%) to AVDAUD arriving 50% (or 90%) | 0.01 | 1   | ms                |
| t <sub>R_AVD33</sub>    | AVD33 rise time <sup>[1]</sup>                                            | 0    | 5   | ms                |
| t <sub>D_AVDA33</sub>   | Delay between VDD33 arriving 50% to AVD33 arriving 50%                    | -1   | 1   | ms                |
| t <sub>D_PPRST_</sub>   | Delay between VDDAUD stable and PPRST_ deasserted                         | 0    | _   | ms <sup>[2]</sup> |
| t <sub>D_VPEFUSE</sub>  | Delay between PPRST_ finished and E-fuse programming power apply          | 0    | _   | ms                |

#### NOTES:

- 1 The power rise time is defined as 10% to 90%.
- 2 The PPRST\_ must be kept at least 100us. After PPRST\_ is deasserted, the corresponding chip reset will be extended at least 40ms.





Figure 3-1 Power-On Timing Diagram

## 3.4.2 Reset procedure

There 3 reset sources: 1 PPRST\_ pin reset; 2 WDT timeout reset; and 3 hibernating reset when exiting hibernating mode. After reset, program start from boot.

- 1 PPRST\_pin reset.
  - This reset is trigged when PPRST\_ pin is put to logic 0. It happens in power on RTC power and RESET-KEY pressed to reset the chip from unknown dead state. The reset end time is about 1M EXCLK cycles after rising edge of PPRST\_.
- 2 WDT reset.
  This reset happens in case of WDT timeout. The reset keeps for about a few RTCLK cycles.



### 3 Hibernating reset.

This reset happens in case of wakeup the main power from power down. The reset keeps for about 1ms ~ 125ms programable, plus 1M EXCLK cycles, start after WKUP\_ signal is recognized.

After reset, all GPIO shared pins are put to GPIO input function and most of their internal pull-up/down resistor are set to on, see "0 Pin Description[1][2]" for details. The PWRON is output 1. The oscillators are on. The USB 2.0 OTG PHY and USB 1.1 PHY, the audio CODEC DAC/ADC, the SAR-ADCs and the video DAC are put in suspend mode.

### 3.4.3 BOOT

JZ4760 supports 5 different boot sources depending on BOOT\_SEL0, BOOT\_SEL1 and BOOT\_SEL2 pins values. Table 3-21 lists them.

| BOOT_SEL2 | BOOT_SEL1 | BOOT_SEL0 | Boot From                                 |
|-----------|-----------|-----------|-------------------------------------------|
| 1         | 1         | 1         | NAND flash at CS1                         |
| 1         | 0         | 0         | SD card: MSC0                             |
| 1         | 0         | 1         | SPI: SPI0/CE0                             |
| 0         | 1         | 1         | NOR flash at CS4                          |
| 1         | 1         | 0         | USB2.0 OTG as device with EXCLK = 12MHz   |
| 0         | 0         | 0         | USB2.0 OTG as device with EXCLK = 13MHz   |
| 0         | 0         | 1         | USB2.0 OTG as device with EXCLK = 26MHz   |
| 0         | 1         | 0         | USB2.0 OTG as device with EXCLK = 19.2MHz |

Table 3-21 Boot from 3 boot sources

The boot procedure is showed in the following flow chart:

- In case of NAND/SDcard/SPI boot, if it fails, enter USB-12MHz boot.
- In case of USB boot, if it cannot connect to USB host within 10 seconds, restart the boot procedure.
- In case of NOR boot, if it fails, restart the boot procedure.
- If the boot procedure has been repeated more than 10 times, enter hibernating mode.



