

# 256K x 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY

FEBRUARY 2003

#### **FEATURES**

- High-speed access time:
  - 10, 12 ns
- CMOS low power operation
- · Low stand-by power:
  - Less than 5 mA (typ.) CMOS stand-by
- TTL compatible interface levels
- Single 3.3V power supply
- Fully static operation: no clock or refresh required
- Three state outputs
- Data control for upper and lower bytes
- · Industrial temperature available

#### DESCRIPTION

The *ISSI* IS61LV25616AL is a high-speed, 4,194,304-bit static RAM organized as 262,144 words by 16 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices.

When  $\overline{\text{CE}}$  is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs,  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$ . The active LOW Write Enable ( $\overline{\text{WE}}$ ) controls both writing and reading of the memory. A data byte allows Upper Byte ( $\overline{\text{UB}}$ ) and Lower Byte ( $\overline{\text{LB}}$ ) access.

The IS61LV25616AL is packaged in the JEDEC standard 44-pin 400-mil SOJ, 44-pin TSOP Type II, 44-pin LQFP and 48-pin Mini BGA (8mm x 10mm).

#### **FUNCTIONAL BLOCK DIAGRAM**



Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.



#### TRUTH TABLE

| _               | _           |             |             |             |                     | I/O PIN                |                        |             |  |  |
|-----------------|-------------|-------------|-------------|-------------|---------------------|------------------------|------------------------|-------------|--|--|
| Mode            | WE          | CE          | ŌĒ          | LB          | $\overline{\sf UB}$ | 1/00-1/07              | I/O8-I/O15             | VDD Current |  |  |
| Not Selected    | Х           | Н           | Х           | Х           | Х                   | High-Z                 | High-Z                 | ISB1, ISB2  |  |  |
| Output Disabled | H<br>X      | L<br>L      | H<br>X      | X<br>H      | X<br>H              | High-Z<br>High-Z       | High-Z<br>High-Z       | lcc         |  |  |
| Read            | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>H<br>L | H<br>L<br>L         | Douт<br>High-Z<br>Douт | High-Z<br>Douт<br>Douт | Icc         |  |  |
| Write           | L<br>L<br>L | L<br>L<br>L | X<br>X<br>X | L<br>H<br>L | H<br>L<br>L         | Dın<br>High-Z<br>Dın   | High-Z<br>Dın<br>Dın   | Icc         |  |  |

# PIN CONFIGURATIONS 44-Pin TSOP (Type II) and SOJ



#### **PIN DESCRIPTIONS**

| A0-A17     | Address Inputs                  |
|------------|---------------------------------|
| I/O0-I/O15 | Data Inputs/Outputs             |
| CE         | Chip Enable Input               |
| ŌĒ         | Output Enable Input             |
| WE         | Write Enable Input              |
| LB         | Lower-byte Control (I/O0-I/O7)  |
| ŪB         | Upper-byte Control (I/O8-I/O15) |
| NC         | No Connection                   |
| VDD        | Power                           |
| GND        | Ground                          |



# PIN CONFIGURATIONS

#### 44-Pin LQFP



#### 48-Pin mini BGA



#### PIN DESCRIPTIONS

| A0-A17     | Address Inputs                  |
|------------|---------------------------------|
| I/O0-I/O15 | Data Inputs/Outputs             |
| CE         | Chip Enable Input               |
| ŌĒ         | Output Enable Input             |
| WE         | Write Enable Input              |
| LB         | Lower-byte Control (I/O0-I/O7)  |
| UB         | Upper-byte Control (I/O8-I/O15) |
| NC         | No Connection                   |
| VDD        | Power                           |
| GND        | Ground                          |



#### ABSOLUTE MAXIMUM RATINGS(1)

| Symbo | I Parameter                          | Value              | Unit |
|-------|--------------------------------------|--------------------|------|
| VTERM | Terminal Voltage with Respect to GND | -0.5 to VDD+ $0.5$ | V    |
| Тѕтс  | Storage Temperature                  | -65 to +150        | °C   |
| Рт    | Power Dissipation                    | 1.0                | W    |

#### Note:

 Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **OPERATING RANGE**

|            |                     | V <sub>DD</sub> |                   |  |  |  |
|------------|---------------------|-----------------|-------------------|--|--|--|
| Range      | Ambient Temperature | 10ns            | 12ns              |  |  |  |
| Commercial | 0°C to +70°C        | 3.3V +10%, -5%  | 3.3V <u>+</u> 10% |  |  |  |
| Industrial | –40°C to +85°C      | 3.3V +10%, -5%  | 3.3V <u>+</u> 10% |  |  |  |

# DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

| Symbol | Parameter            | <b>Test Conditions</b>               |              | Min.     | Max.      | Unit |
|--------|----------------------|--------------------------------------|--------------|----------|-----------|------|
| Vон    | Output HIGH Voltage  | VDD = Min., IOH = -4.0 mA            |              | 2.4      | _         | V    |
| Vol    | Output LOW Voltage   | VDD = Min., IOL = 8.0 mA             |              | _        | 0.4       | V    |
| VIH    | Input HIGH Voltage   |                                      |              | 2.0      | VDD + 0.3 | V    |
| VIL    | Input LOW Voltage(1) |                                      |              | -0.3     | 0.8       | V    |
| lu     | Input Leakage        | $GND \leq Vin \leq Vdd$              | Com.<br>Ind. | -2<br>-5 | 2<br>5    | μA   |
| Іго    | OutputLeakage        | GND ≤ Vouт ≤ Vdd<br>Outputs Disabled | Com.<br>Ind. | -2<br>-5 | 2<br>5    | μΑ   |

#### Notes:

1.  $V_{IL}$  (min.) = -2.0V for pulse width less than 10 ns.



# POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

| Symbol | Parameter                               | Test Conditions                                                                                                                                                                                    |              |        | 0<br>Max.  | -12<br>Min. | 2<br>Max. | Unit |
|--------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|------------|-------------|-----------|------|
| lcc    | VDD Dynamic Operating<br>Supply Current | VDD = Max.,<br>lout = 0 mA, f = fmax                                                                                                                                                               | Com.<br>Ind. | _<br>_ | 100<br>110 | _           | 90<br>100 | mA   |
| İSB    | TTL Standby Current (TTL Inputs)        | $\begin{aligned} & \text{VDD} = \text{Max.}, \\ & \text{Vin} = \text{ViH or ViL} \\ & \overline{\text{CE}} \geq \text{ViH, f} = \text{fmax.} \end{aligned}$                                        | Com.<br>Ind. | _      | 50<br>55   | _           | 45<br>50  | mA   |
| ISB1   | TTL Standby Current (TTL Inputs)        | $\begin{aligned} & \text{VDD} = \text{Max.,} \\ & \text{Vin} = \text{ViH or ViL} \\ & \overline{\text{CE}} \geq \text{ViH, f} = 0 \end{aligned}$                                                   | Com.<br>Ind. | _      | 20<br>25   | _           | 20<br>25  | mA   |
| ISB2   | CMOS Standby<br>Current (CMOS Inputs)   | $\begin{split} & \frac{\text{VDD} = \text{Max.,}}{\text{CE}} \geq \text{VDD} - 0.2\text{V,} \\ & \text{VIN} \geq \text{VDD} - 0.2\text{V, or} \\ & \text{VIN} \leq 0.2\text{V, f} = 0 \end{split}$ | Com.<br>Ind. | _      | 15<br>20   | _           | 15<br>20  | mA   |

#### Note:

#### CAPACITANCE(1)

| Symbol | Parameter                | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 6    | pF   |
| Соит   | Input/Output Capacitance | Vout = 0V  | 8    | pF   |

#### Note:

<sup>1.</sup> At  $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. Shaded area product in development

<sup>1.</sup> Tested initially and after any design or process changes that may affect these parameters.



# READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

| Symbol              | Parameter               | -10<br>Min. | 0<br>Max. | -12<br>Min. | Max. | Unit |
|---------------------|-------------------------|-------------|-----------|-------------|------|------|
| trc                 | Read Cycle Time         | 10          | _         | 12          | _    | ns   |
| <b>t</b> AA         | Address Access Time     | _           | 10        | _           | 12   | ns   |
| <b>t</b> oha        | Output Hold Time        | 2           | _         | 2           | _    | ns   |
| <b>t</b> ACE        | CE Access Time          | _           | 10        | _           | 12   | ns   |
| <b>t</b> DOE        | OE Access Time          | _           | 4         | _           | 5    | ns   |
| thzoe(2)            | OE to High-Z Output     | _           | 4         | _           | 5    | ns   |
| tlzoe(2)            | OE to Low-Z Output      | 0           | _         | 0           | _    | ns   |
| thzce(2             | CE to High-Z Output     | 0           | 4         | 0           | 6    | ns   |
| tLZCE(2)            | CE to Low-Z Output      | 3           | _         | 3           | _    | ns   |
| <b>t</b> BA         | LB, UB Access Time      | _           | 4         | _           | 5    | ns   |
| tHZB <sup>(2)</sup> | LB, UB to High-Z Output | 0           | 3         | 0           | 4    | ns   |
| tLZB <sup>(2)</sup> | LB, UB to Low-Z Output  | 0           | _         | 0           | _    | ns   |
| <b>t</b> PU         | Power Up Time           | 0           | _         | 0           | _    | ns   |
| <b>t</b> PD         | Power Down Time         | _           | 10        | _           | 12   | ns   |

#### Notes:

- 1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.
- 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.

# **AC TEST LOADS**



Figure 1 Figure 2



# **AC TEST CONDITIONS**

| Parameter                                   | Unit                |  |
|---------------------------------------------|---------------------|--|
| Input Pulse Level                           | 0V to 3.0V          |  |
| Input Rise and Fall Times                   | 3 ns                |  |
| Input and Output Timing and Reference Level | 1.5V                |  |
| Output Load                                 | See Figures 1 and 2 |  |



# **AC WAVEFORMS**

**READ CYCLE NO.**  $1^{(1,2)}$  (Address Controlled) ( $\overline{CE} = \overline{OE} = VIL$ ,  $\overline{UB}$  or  $\overline{LB} = VIL$ )



#### **READ CYCLE NO. 2<sup>(1,3)</sup>**



- WE is HIGH for a Read Cycle.
   The device is continuously selected. OE, CE, UB, or LB = VIL.
   Address is valid prior to or coincident with CE LOW transition.



# **READ CYCLE NO. 2<sup>(1,3)</sup>**



#### Notes:

- 1. WE is HIGH for a Read Cycle.
- 2. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}$ ,  $\overline{UB}$ , or  $\overline{LB} = V_{IL}$ .
- 3. Address is valid prior to or coincident with  $\overline{\text{CE}}$  LOW transition.

# WRITE CYCLE SWITCHING CHARACTERISTICS(1,3) (Over Operating Range)

| Symbol               | Parameter                                                                | -1<br>Min. | 0<br>Max. | -1:<br>Min. | 2<br>Max. | Unit |
|----------------------|--------------------------------------------------------------------------|------------|-----------|-------------|-----------|------|
| twc                  | Write Cycle Time                                                         | 10         | _         | 12          | _         | ns   |
| tsce                 | CE to Write End                                                          | 8          | _         | 8           | _         | ns   |
| taw                  | Address Setup Time to Write End                                          | 8          | _         | 8           | _         | ns   |
| <b>t</b> HA          | Address Hold from Write End                                              | 0          | _         | 0           | _         | ns   |
| <b>t</b> sA          | Address Setup Time                                                       | 0          | _         | 0           | _         | ns   |
| <b>t</b> PWB         | LB, UB Valid to End of Write                                             | 8          | _         | 8           | _         | ns   |
| tPWE1                | WE Pulse Width                                                           | 8          | _         | 8           | _         | ns   |
| tPWE2                | $\overline{\text{WE}}$ Pulse Width $(\overline{\text{OE}} = \text{LOW})$ | 10         | _         | 12          | _         | ns   |
| tsp                  | Data Setup to Write End                                                  | 6          | _         | 6           | _         | ns   |
| thd                  | Data Hold from Write End                                                 | 0          | _         | 0           | _         | ns   |
| thzwe <sup>(2)</sup> | WE LOW to High-Z Output                                                  | _          | 5         | _           | 6         | ns   |
| tLZWE <sup>(2)</sup> | WE HIGH to Low-Z Output                                                  | 2          | _         | 2           | _         | ns   |

#### Notes:

- 1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.
- 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
- 3. The internal write time is defined by the overlap of  $\overline{\text{CE}}$  LOW and  $\overline{\text{UB}}$  or  $\overline{\text{LB}}$  and  $\overline{\text{WE}}$  LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.



# **AC WAVEFORMS**

WRITE CYCLE NO. 1 (CE Controlled, OE is HIGH or LOW) (1)



#### Notes:

- 1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  inputs and at least one of the  $\overline{\text{LB}}$  and  $\overline{\text{UB}}$  inputs being in the LOW state.
- 2. WRITE =  $(\overline{CE})$  [  $(\overline{LB})$  =  $(\overline{UB})$  ]  $(\overline{WE})$ .

# WRITE CYCLE NO. 2 (WE Controlled. OE is HIGH During Write Cycle) (1,2)





#### **AC WAVEFORMS**

WRITE CYCLE NO. 3 (WE Controlled. OE is LOW During Write Cycle) (1)



# WRITE CYCLE NO. 4 (LB, UB Controlled, Back-to-Back Write) (1,3)



#### Notes

- 1. The internal Write time is defined by the overlap of  $\overline{CE} = LOW$ ,  $\overline{UB}$  and/or  $\overline{LB} = LOW$ , and  $\overline{WE} = LOW$ . All signals must be in valid states to initiate a Write, but any can be deasserted to terminate the Write. The  $\mathbf{t}_{SA}$ ,  $\mathbf{t}_{HA}$ ,  $\mathbf{t}_{SD}$ , and  $\mathbf{t}_{HD}$  timing is referenced to the rising or falling edge of the signal that terminates the Write.
- 2. Tested with  $\overrightarrow{OE}$  HIGH for a minimum of 4 ns before  $\overrightarrow{WE} = LOW$  to place the I/O in a HIGH-Z state.
- 3.  $\overline{\text{WE}}$  may be held LOW across many address cycles and the  $\overline{\text{LB}}$ ,  $\overline{\text{UB}}$  pins can be used to control the Write function.



# **DATA RETENTION SWITCHING CHARACTERISTICS (LL)**

| Symbol | Parameter                 | Test Condition                                   | Options | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|--------|---------------------------|--------------------------------------------------|---------|------|---------------------|------|------|
| VDR    | VDD for Data Retention    | See Data Retention Waveform                      |         | 2.0  | _                   | 3.6  | V    |
| IDR    | Data Retention Current    | $V_{DD} = 2.0V, \overline{CE} \ge V_{DD} - 0.2V$ | Com.    | _    | 5                   | 10   | mA   |
|        |                           |                                                  | Ind.    | _    | _                   | 15   |      |
| tsdr   | Data Retention Setup Time | See Data Retention Waveform                      |         | 0    | _                   | _    | ns   |
| trdr   | Recovery Time             | See Data Retention Waveform                      |         | trc  | _                   | _    | ns   |

**Note 1**: Typical values are measured at VDD = 3.0V,  $TA = 25^{\circ}C$  and not 100% tested.

# DATA RETENTION WAVEFORM (CE Controlled)





# **ORDERING INFORMATION**

Commercial Range: 0°C to +70°C

| Speed (ns) | Order Part No.                                                                    | Package                                                        |
|------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------|
| 10         | IS61LV25616AL-10T<br>IS61LV25616AL-10K<br>IS61LV25616AL-10LQ<br>IS61LV25616AL-10B | TSOP (Type II)<br>400-mil SOJ<br>LQFP<br>Mini BGA (8mm x 10mm) |
| 12         | IS61LV25616AL-12T<br>IS61LV25616AL-12K<br>IS61LV25616AL-12B                       | TSOP (Type II)<br>400-mil SOJ<br>Mini BGA (8mm x 10mm)         |

# Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.                                                                        | Package                                                        |
|------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------|
| 10         | IS61LV25616AL-10TI<br>IS61LV25616AL-10KI<br>IS61LV25616AL-10LQI<br>IS61LV25616AL-10BI | TSOP (Type II)<br>400-mil SOJ<br>LQFP<br>Mini BGA (8mm x 10mm) |
| 12         | IS61LV25616AL-12TI<br>IS61LV25616AL-12KI                                              | TSOP (Type II)<br>400-mil SOJ                                  |