

# 256K x 16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC SRAM

**AUGUST 2014** 

#### **FEATURES**

- High-speed access time: 55ns, 70ns
- CMOS low power operation 36 mW (typical) operating 9 µW (typical) CMOS standby
- TTL compatible interface levels
- Single power supply
   1.65V--2.2V VDD (IS62WV25616ALL)
   2.5V--3.6V VDD (IS62WV25616BLL)
- Fully static operation: no clock or refresh required
- Three state outputs
- Data control for upper and lower bytes
- Industrial temperature available
- Lead-free available

#### **DESCRIPTION**

The *ISSI* IS62WV25616ALL/IS62WV25616BLL are high-speed, low power, 4M bit SRAMs organized as 256K words by 16 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices.

When CS1 is HIGH (deselected) or when CS1 is LOW and both LB and UB are HIGH, the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable ( $\overline{WE}$ ) controls both writing and reading of the memory. A data byte allows Upper Byte ( $\overline{UB}$ ) and Lower Byte ( $\overline{LB}$ ) access.

The IS62WV25616ALL/IS62WV25616BLL are packaged in the JEDEC standard 44-Pin TSOP (TYPE II) and 48-pin mini BGA (6mmx8mm).

# **FUNCTIONAL BLOCK DIAGRAM**



Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

- a.) the risk of injury or damage has been minimized;
- b.) the user assume all such risks; and
- c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



# PIN CONFIGURATIONS 48- ball mini BGA (6mm x 8mm) (Package Code B)



# (Package Code T)

44-Pin mini TSOP (Type II)



## **PIN DESCRIPTIONS**

| A0-A17          | Address Inputs                  |
|-----------------|---------------------------------|
| I/O0-I/O15      | Data Inputs/Outputs             |
| CS1, CS2        | Chip Enable Input               |
| ŌĒ              | Output Enable Input             |
| WE              | Write Enable Input              |
| LB              | Lower-byte Control (I/O0-I/O7)  |
| <del>UB</del>   | Upper-byte Control (I/O8-I/O15) |
| NC              | No Connection                   |
| V <sub>DD</sub> | Power                           |
| GND             | Ground                          |

# 44-Pin mini TSOP (Type II) 2 Chip Enable Option (Package Code T2)





**TRUTH TABLE** 

|                 |    |     |    |    |    | I/O PIN                          |  |  |  |
|-----------------|----|-----|----|----|----|----------------------------------|--|--|--|
| Mode            | WE | CS1 | ŌĒ | LΒ | ŪΒ | I/O0-I/O7 I/O8-I/O15 VDD Current |  |  |  |
| Not Selected    | Х  | Н   | Х  | Х  | Х  | High-Z High-Z Isb1, Isb2         |  |  |  |
|                 | Χ  | Χ   | Χ  | Н  | Н  | High-Z High-Z Isb1, Isb2         |  |  |  |
| Output Disabled | Н  | L   | Н  | L  | Х  | High-Z High-Z Icc                |  |  |  |
|                 | Н  | L   | Н  | Χ  | L  | High-Z High-Z Icc                |  |  |  |
| Read            | Н  | L   | L  | L  | Н  | Douт <b>High-Z</b> Icc           |  |  |  |
|                 | Н  | L   | L  | Н  | L  | High-Z Dουτ                      |  |  |  |
|                 | Н  | L   | L  | L  | L  | <b>D</b> оит <b>D</b> оит        |  |  |  |
| Write           | L  | L   | Х  | L  | Н  | Din High-Z Icc                   |  |  |  |
|                 | L  | L   | Χ  | Н  | L  | High-Z DIN                       |  |  |  |
|                 | L  | L   | Χ  | L  | L  | Ďin Din                          |  |  |  |

**ABSOLUTE MAXIMUM RATINGS(1)** 

| Symbol          | Parameter                            | Value           | Unit |  |
|-----------------|--------------------------------------|-----------------|------|--|
| VTERM           | Terminal Voltage with Respect to GND | -0.2 to VDD+0.3 | V    |  |
| V <sub>DD</sub> | VDD Related to GND                   | -0.2 to VDD+0.3 | V    |  |
| Тѕтс            | Storage Temperature                  | -65 to +150     | °C   |  |
| Рт              | Power Dissipation                    | 1.0             | W    |  |

#### Note

**OPERATING RANGE (VDD)** 

| Range      | Ambient Temperature | IS62WV25616ALL | IS62WV25616BLL |
|------------|---------------------|----------------|----------------|
| Commercial | 0°C to +70°C        | 1.65V - 2.2V   | 2.5V-3.6V      |
| Industrial | -40°C to +85°C      | 1.65V - 2.2V   | 2.5V-3.6V      |

DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

| Symbol             | Parameter           | Test Conditions                     | <b>V</b> DD     | Min. | Max.           | Unit |
|--------------------|---------------------|-------------------------------------|-----------------|------|----------------|------|
| Vон                | Output HIGH Voltage | Iон = -0.1 mA                       | 1.65-2.2V       | 1.4  | _              | V    |
|                    |                     | Iон = -1 mA                         | 2.5-3.6V        | 2.2  | _              | V    |
| Vol                | Output LOW Voltage  | IoL = 0.1 mA                        | 1.65-2.2V       | _    | 0.2            | V    |
|                    |                     | lol = 2.1  mA                       | 2.5-3.6V        |      | 0.4            | V    |
| VIH                | Input HIGH Voltage  |                                     | 1.65-2.2V       | 1.4  | $V_{DD} + 0.2$ | V    |
|                    | _                   |                                     | 2.5-3.6V        | 2.2  | $V_{DD} + 0.3$ | V    |
| VIL <sup>(1)</sup> | Input LOW Voltage   |                                     | 1.65-2.2V       | -0.2 | 0.4            | V    |
|                    |                     |                                     | 2.5-3.6V        | -0.2 | 0.8            | V    |
| I⊔                 | Input Leakage       | $GND \leq V_{IN} \leq V_{DD}$       |                 | -1   | 1              | μΑ   |
| ILO                | Output Leakage      | $GND \leq V_{OUT} \leq V_{DD}, \ O$ | utputs Disabled | -1   | 1              | μΑ   |

**Notes:** 1.  $V_{IL}$  (min.) = -1.0V for pulse width less than 10 ns.

Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This
is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods
may affect reliability.



IS62WV25616ALL, POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

| Symbol | Parameter                               | Test Conditions                                                                                                                                                                    |              | Max.<br>70   | Unit |  |
|--------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------|--|
| Icc    | VDD Dynamic Operating<br>Supply Current | VDD = Max.,<br>IOUT = 0 mA, f = fmax                                                                                                                                               | Com.<br>Ind. | 25<br>30     | mA   |  |
| lcc1   | Operating Supply<br>Current             | $V_{DD} = Max., \overline{CS1} = 0.2V$ $\overline{WE} = V_{DD}-0.2V$ $f=1_{MHZ}$                                                                                                   | Com.<br>Ind. | 10<br>10     | mA   |  |
| ISB1   | TTL Standby Current<br>(TTL Inputs)     | VDD = Max.,<br>VIN = VIH or VIL<br>CS1 = VIH , f = 1 MHz<br>OR                                                                                                                     | Com.<br>Ind. | 0.35<br>0.35 | mA   |  |
|        | ULB Control                             | $\frac{V_{DD}}{CS1} = Max., V_{IN} = V_{IH} \text{ or } V_{I}$<br>$\frac{V_{DD}}{CS1} = V_{IL}, f = 0, \overline{UB} = V_{IH},$                                                    |              |              |      |  |
| ISB2   | CMOS Standby<br>Current (CMOS Inputs)   | $\begin{split} & \frac{V_{DD} = Max.,}{\overline{CS1} \geq V_{DD} - 0.2V,} \\ & V_{IN} \geq V_{DD} - 0.2V, \text{ or } \\ & V_{IN} \leq 0.2V,  f = 0 \\ & \textbf{OR} \end{split}$ | Com.<br>Ind. | 15<br>15     | μΑ   |  |
|        | ULB Control                             | $V_{DD} = Max., \overline{CS1} = V_{IL},$<br>$V_{IN} \le 0.2V, f = 0; \overline{UB} / \overline{LB} = 0$                                                                           | = VDD - 0.2V |              |      |  |

IS62WV25616BLL, POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)

| Symbol | Parameter                               | Test Conditions                                                                                                                                                                               |                                     | Max.<br>55    | Max.<br>70   | Unit |  |
|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------|--------------|------|--|
| Icc    | VDD Dynamic Operating<br>Supply Current | VDD = Max.,<br>IOUT = 0 mA, f = fmax                                                                                                                                                          | Com.<br>Ind.                        | 40<br>45      | 35<br>40     | mA   |  |
| lcc1   | Operating Supply<br>Current             | $\overline{VDD} = Max., \overline{CS1} = 0.2V$ $\overline{WE} = VDD-0.2V$ $f=1MHZ$                                                                                                            | Com.<br>Ind.                        | 15<br>15      | 15<br>15     | mA   |  |
| ISB1   | TTL Standby Current<br>(TTL Inputs)     | $V_{DD} = Max.,$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ $\overline{CS1} = V_{IH}, f = 1 \text{ MHz}$ $OR$                                                                                       | Com.<br>Ind.                        | 0.35<br>0.35  | 0.35<br>0.35 | mA   |  |
|        | ULB Control                             | $\frac{V_{DD}}{CS1} = Max., V_{IN} = V_{IH} \text{ or } V_{IN}$                                                                                                                               |                                     |               |              |      |  |
| ISB2   | CMOS Standby<br>Current (CMOS Inputs)   | $\label{eq:decomposition} \begin{split} & \frac{V_{DD} = Max.,}{CS1} \geq V_{DD} - 0.2V,\\ & V_{IN} \geq V_{DD} - 0.2V, \text{ or }\\ & V_{IN} \leq 0.2V,  f = 0\\ & \textbf{OR} \end{split}$ | Com.<br>Ind.<br>typ. <sup>(1)</sup> | 15<br>15<br>3 | 15<br>15     | μΑ   |  |
|        | ULB Control                             | $V_{DD} = Max., \overline{CS1} = V_{IL}, V_{IN} \le 0.2V, f = 0; \overline{UB} / \overline{LB}$                                                                                               | = VDD - 0.2V                        |               |              |      |  |

Note:

<sup>1.</sup> Typical values are measured at  $V_{DD} = 3.0V$ ,  $T_A = 25$ °C. Not 100% tested.



# CAPACITANCE<sup>(1)</sup>

| Symbol | Parameter                | Conditions    | Max. | Unit |  |
|--------|--------------------------|---------------|------|------|--|
| CIN    | Input Capacitance        | $V_{IN} = 0V$ | 8    | pF   |  |
| Соит   | Input/Output Capacitance | Vout = 0V     | 10   | pF   |  |

#### Note

## **ACTEST CONDITIONS**

| Parameter                                   | IS62WV25616ALL<br>(Unit)      | IS62WV25616BLL<br>(Unit)      |  |
|---------------------------------------------|-------------------------------|-------------------------------|--|
| Input Pulse Level                           | 0.4V to V <sub>DD</sub> -0.2V | 0.4V to V <sub>DD</sub> -0.3V |  |
| Input Rise and Fall Times                   | 5 ns                          | 5ns                           |  |
| Input and Output Timing and Reference Level | VREF                          | VREF                          |  |
| Output Load                                 | See Figures 1 and 2           | See Figures 1 and 2           |  |

|                       | IS62WV25616ALL | IS62WV25616BLL |
|-----------------------|----------------|----------------|
|                       | 1.65V-2.2V     | 2.5V - 3.6V    |
| <b>R1(</b> Ω)         | 3070           | 3070           |
| $\mathbf{R2}(\Omega)$ | 3150           | 3150           |
| VREF                  | 0.9V           | 1.5V           |
| Vтм                   | 1.8V           | 2.8V           |

## **ACTEST LOADS**



Figure 1



Figure 2

<sup>1.</sup> Tested initially and after any design or process changes that may affect these parameters.



# READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

|                      |                         | 55 n | ıs   | 70 n | ns   | _    |
|----------------------|-------------------------|------|------|------|------|------|
| Symbol               | Parameter               | Min. | Max. | Min. | Max. | Unit |
| trc                  | Read Cycle Time         | 55   | _    | 70   | _    | ns   |
| taa                  | Address Access Time     | _    | 55   | _    | 70   | ns   |
| <b>t</b> oha         | Output Hold Time        | 10   | _    | 10   | _    | ns   |
| t <sub>ACS1</sub>    | CS1 Access Time         | _    | 55   | _    | 70   | ns   |
| <b>t</b> DOE         | OE Access Time          | _    | 25   | _    | 35   | ns   |
| thzoe(2)             | OE to High-Z Output     | _    | 20   | _    | 25   | ns   |
| tLZOE <sup>(2)</sup> | OE to Low-Z Output      | 5    | _    | 5    | _    | ns   |
| thzcs1               | CS1 to High-Z Output    | 0    | 20   | 0    | 25   | ns   |
| tLZCS1               | CS1 to Low-Z Output     | 10   | _    | 10   | _    | ns   |
| <b>t</b> BA          | LB, UB Access Time      | _    | 55   | _    | 70   | ns   |
| tнzв                 | LB, UB to High-Z Output | 0    | 20   | 0    | 25   | ns   |
| <b>t</b> LZB         | LB, UB to Low-Z Output  | 0    | _    | 0    | _    | ns   |

#### Notes:

<sup>1.</sup> Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to VDD-0.2V/VDD-0.3V and output loading specified in Figure 1.

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.



### **AC WAVEFORMS**

**READ CYCLE NO. 1**<sup>(1,2)</sup> (Address Controlled) ( $\overline{CS1} = \overline{OE} = V_{IL}$ ,  $\overline{WE} = V_{IH}$ ,  $\overline{UB}$  or  $\overline{LB} = V_{IL}$ )



## READ CYCLE NO. 2<sup>(1,3)</sup> (CS1, OE, AND UB/LB Controlled)



#### Notes:

- 1. WE is HIGH for a Read Cycle.
- 2. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CS1}$ ,  $\overline{UB}$ , or  $\overline{LB} = V_{IL}$ .  $\overline{WE} = V_{IH}$ .
- 3. Address is valid prior to or coincident with  $\overline{\text{CS1}}$  LOW transition.



## WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range)

|                      |                                 | 5    | 5 ns | 70   | ns   |      |
|----------------------|---------------------------------|------|------|------|------|------|
| Symbol               | Parameter                       | Min. | Max. | Min. | Max. | Unit |
| twc                  | Write Cycle Time                | 55   | _    | 70   | _    | ns   |
| tscs1                | CS1 to Write End                | 45   | _    | 60   | _    | ns   |
| taw                  | Address Setup Time to Write End | 45   | _    | 60   | _    | ns   |
| tha                  | Address Hold from Write End     | 0    | _    | 0    | _    | ns   |
| tsa                  | Address Setup Time              | 0    | _    | 0    | _    | ns   |
| <b>t</b> pwB         | LB, UB Valid to End of Write    | 45   | _    | 60   | _    | ns   |
| tpwe                 | WE Pulse Width                  | 40   | _    | 50   | _    | ns   |
| tsp                  | Data Setup to Write End         | 25   | _    | 30   | _    | ns   |
| <b>t</b> HD          | Data Hold from Write End        | 0    | _    | 0    | _    | ns   |
| thzwe <sup>(3)</sup> | WE LOW to High-Z Output         | _    | 20   | _    | 20   | ns   |
| tLZWE <sup>(3)</sup> | WE HIGH to Low-Z Output         | 5    | _    | 5    | _    | ns   |

#### Notes:

<sup>1.</sup> Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4V to

VDD-0.2V/VDD-0.3V and output loading specified in Figure 1.

2. The internal write time is defined by the overlap of CS1 LOW and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.

<sup>3.</sup> Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.



### **AC WAVEFORMS**

WRITE CYCLE NO.  $1^{(1,2)}$  ( $\overline{CS1}$  Controlled,  $\overline{OE}$  = HIGH or LOW)



#### Notes:

- 1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the  $\overline{\text{CS1}}$  and  $\overline{\text{WE}}$  inputs and at least one of the  $\overline{\text{LB}}$  and  $\overline{\text{UB}}$  inputs being in the LOW state.
- 2. WRITE =  $(\overline{CS1})$  [  $(\overline{LB})$  =  $(\overline{UB})$  ]  $(\overline{WE})$ .

# WRITE CYCLE NO. 2 (WE Controlled: OE is HIGH During Write Cycle)





# WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle)



# WRITE CYCLE NO. 4 (UB/LB Controlled)





## **DATA RETENTION SWITCHING CHARACTERISTICS**

| Symbol      | Parameter                 | Test Condition                                    | Min. | Max. | Unit |  |
|-------------|---------------------------|---------------------------------------------------|------|------|------|--|
| <b>V</b> DR | VDD for Data Retention    | See Data Retention Waveform                       | 1.2  | 3.6  | V    |  |
| IDR         | Data Retention Current    | $V_{DD} = 1.2V, \overline{CS1} \ge V_{DD} - 0.2V$ | _    | 15   | μΑ   |  |
| tsdr        | Data Retention Setup Time | See Data Retention Waveform                       | 0    | _    | ns   |  |
| trdr        | Recovery Time             | See Data Retention Waveform                       | trc  | _    | ns   |  |

# DATA RETENTION WAVEFORM (CS1 Controlled)





# **ORDERING INFORMATION**

IS62WV25616ALL (1.65V-2.2V)

Commercial Range: 0°C to +70°C

| Speed (ns) | Order Part No.     | Package |
|------------|--------------------|---------|
| 70         | IS62WV25616ALL-70T | TSOP    |

Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.       | Package                       |
|------------|----------------------|-------------------------------|
| 70         | IS62WV25616ALL-70TI  | TSOP                          |
| 70         | IS62WV25616ALL-70BI  | mini BGA (6mmx8mm)            |
| 70         | IS62WV25616ALL-70BLI | mini BGA (6mmx8mm), Lead-free |

# IS62WV25616BLL (2.5V - 3.6V)

Commercial Range: 0°C to +70°C

| Speed (ns) | Order Part No.     | Package |
|------------|--------------------|---------|
| 55         | IS62WV25616BLL-55T | TSOP    |
| 70         | IS62WV25616BLL-70T | TSOP    |

# Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.        | Package                       |
|------------|-----------------------|-------------------------------|
| 55         | IS62WV25616BLL-55TI   | TSOP                          |
| 55         | IS62WV25616BLL-55TLI  | TSOP, Lead-free               |
| 55         | IS62WV25616BLL-55T2LI | TSOP, Lead-free, 2 CS Option  |
| 55         | IS62WV25616BLL-55BI   | mini BGA (6mmx8mm)            |
| 55         | IS62WV25616BLL-55BLI  | mini BGA (6mmx8mm), Lead-free |







