# 1. Description

## 1.1. Project

| Project Name    | aa                 |
|-----------------|--------------------|
| Board Name      | aa                 |
| Generated with: | STM32CubeMX 4.21.0 |
| Date            | 12/19/2017         |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F405/415 |
| MCU name       | STM32F405RGTx |
| MCU Package    | LQFP64        |
| MCU Pin number | 64            |

## 2. Pinout Configuration



## 3. Pins Configuration

| Pin Number<br>LQFP64 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|----------------------|---------------------------------------|----------|--------------------------|-------|
| 1                    | VBAT                                  | Power    |                          |       |
| 5                    | PH0-OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| 6                    | PH1-OSC_OUT                           | I/O      | RCC_OSC_OUT              |       |
| 7                    | NRST                                  | Reset    |                          |       |
| 8                    | PC0                                   | I/O      | ADC1_IN10                |       |
| 10                   | PC2                                   | I/O      | SPI2_MISO                |       |
| 11                   | PC3                                   | I/O      | SPI2_MOSI                |       |
| 12                   | VSSA                                  | Power    |                          |       |
| 13                   | VDDA                                  | Power    |                          |       |
| 16                   | PA2                                   | I/O      | USART2_TX                |       |
| 17                   | PA3                                   | I/O      | USART2_RX                |       |
| 18                   | VSS                                   | Power    |                          |       |
| 19                   | VDD                                   | Power    |                          |       |
| 20                   | PA4 *                                 | I/O      | GPIO_Output              | CE    |
| 21                   | PA5 *                                 | I/O      | GPIO_Output              | CSN   |
| 22                   | PA6 **                                | I/O      | TIM3_CH1                 |       |
| 23                   | PA7 **                                | I/O      | TIM3_CH2                 |       |
| 26                   | PB0 **                                | I/O      | TIM3_CH3                 |       |
| 27                   | PB1 **                                | I/O      | TIM3_CH4                 |       |
| 29                   | PB10                                  | I/O      | SPI2_SCK                 |       |
| 31                   | VCAP_1                                | Power    |                          |       |
| 32                   | VDD                                   | Power    |                          |       |
| 37                   | PC6                                   | I/O      | USART6_TX                |       |
| 38                   | PC7                                   | I/O      | USART6_RX                |       |
| 40                   | PC9                                   | I/O      | I2C3_SDA                 |       |
| 41                   | PA8                                   | I/O      | I2C3_SCL                 |       |
| 47                   | VCAP_2                                | Power    |                          |       |
| 48                   | VDD                                   | Power    |                          |       |
| 60                   | BOOT0                                 | Boot     |                          |       |
| 63                   | VSS                                   | Power    |                          |       |
| 64                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

## 4. Clock Tree Configuration



Page 4

# 5. IPs and Middleware Configuration

| 5.1. ADC1                          |                                                  |
|------------------------------------|--------------------------------------------------|
| mode: IN10                         |                                                  |
| mode. IN TO                        |                                                  |
| 5.1.1. Parameter Settings:         |                                                  |
| ADCs_Common_Settings:              |                                                  |
| Mode                               | Independent mode                                 |
| ADC_Settings:                      |                                                  |
| Clock Prescaler                    | PCLK2 divided by 4                               |
| Resolution                         | 12 bits (15 ADC Clock cycles)                    |
| Data Alignment                     | Right alignment                                  |
| Scan Conversion Mode               | Disabled                                         |
| Continuous Conversion Mode         | Disabled                                         |
| Discontinuous Conversion Mode      | Disabled                                         |
| DMA Continuous Requests            | Disabled                                         |
| End Of Conversion Selection        | EOC flag at the end of single channel conversion |
| ADC_Regular_ConversionMode:        |                                                  |
| Number Of Conversion               | 1                                                |
| External Trigger Conversion Source | Regular Conversion launched by software          |
| External Trigger Conversion Edge   | None                                             |
| Rank                               | 1                                                |
| Channel                            | Channel 10                                       |
| Sampling Time                      | 3 Cycles                                         |
| ADC_Injected_ConversionMode:       |                                                  |
| Number Of Conversions              | 0                                                |
| WatchDog:                          |                                                  |
| Enable Analog WatchDog Mode        | false                                            |
|                                    |                                                  |
|                                    |                                                  |
| 5.2. I2C3                          |                                                  |
| 12C: 12C                           |                                                  |
|                                    |                                                  |
| 5.2.1. Parameter Settings:         |                                                  |
| Master Features:                   |                                                  |

I2C Speed Mode Standard Mode

I2C Clock Speed (Hz) 100000

**Slave Features:** 

Clock No Stretch Mode Disabled
Primary Address Length selection 7-bit
Dual Address Acknowledged Disabled
Primary slave address 0
General Call address detection Disabled

#### 5.3. RCC

#### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 5.3.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

#### 5.4. SPI2

**Mode: Full-Duplex Master** 

#### 5.4.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate)

Baud Rate 21.0 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled
NSS Signal Type Software

#### 5.5. SYS

**Timebase Source: TIM10** 

#### 5.6. **USART2**

Mode: Asynchronous

#### 5.6.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### **5.7. USART6**

**Mode: Asynchronous** 

### 5.7.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 5.8. FREERTOS

mode: Enabled

#### 5.8.1. Config parameters:

#### **Versions:**

FreeRTOS version 9.0.0 CMSIS-RTOS version 1.02

#### Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

1000 TICK\_RATE\_HZ MAX\_PRIORITIES 7 MINIMAL\_STACK\_SIZE 128 MAX\_TASK\_NAME\_LEN 16 USE\_16\_BIT\_TICKS Disabled Enabled IDLE\_SHOULD\_YIELD USE\_MUTEXES Enabled

USE\_RECURSIVE\_MUTEXES Disabled Disabled USE\_COUNTING\_SEMAPHORES

QUEUE\_REGISTRY\_SIZE

USE\_APPLICATION\_TASK\_TAG Disabled ENABLE\_BACKWARD\_COMPATIBILITY Enabled USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled USE\_TICKLESS\_IDLE Disabled USE\_TASK\_NOTIFICATIONS Enabled

#### Memory management settings:

Memory Allocation Dynamic 15360 TOTAL\_HEAP\_SIZE Memory Management scheme heap\_4

#### Hook function related definitions:

USE\_IDLE\_HOOK Disabled USE\_TICK\_HOOK Disabled USE\_MALLOC\_FAILED\_HOOK Disabled Disabled USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled CHECK\_FOR\_STACK\_OVERFLOW

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

Software timer definitions:

USE\_TIMERS Disabled

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 5.8.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled vTaskDelete Enabled vTaskCleanUpResources Disabled vTaskSuspend Enabled vTaskDelayUntil Disabled vTaskDelay Enabled Enabled xTaskGetSchedulerState xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled Disabled xSemaphoreGetMutexHolder pcTaskGetTaskName Disabled uxTaskGetStackHighWaterMark Disabled Disabled xTaskGetCurrentTaskHandle eTaskGetState Disabled xEventGroupSetBitFromISR Disabled xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled xTaskGetHandle Disabled

#### \* User modified value

# 6. System Configuration

### 6.1. GPIO configuration

| IP      | Pin             | Signal      | GPIO mode                                   | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|---------|-----------------|-------------|---------------------------------------------|-----------------------------|----------------|------------|
| ADC1    | PC0             | ADC1_IN10   | Analog mode No pull-up and no pull-down n/a |                             | n/a            |            |
| I2C3    | PC9             | I2C3_SDA    | Alternate Function Open<br>Drain            | Pull-up                     | Very High<br>* |            |
|         | PA8             | I2C3_SCL    | Alternate Function Open<br>Drain            | Pull-up                     | Very High      |            |
| RCC     | PH0-<br>OSC_IN  | RCC_OSC_IN  | n/a                                         | n/a                         | n/a            |            |
|         | PH1-<br>OSC_OUT | RCC_OSC_OUT | n/a                                         | n/a                         | n/a            |            |
| SPI2    | PC2             | SPI2_MISO   | Alternate Function Push Pull                | No pull-up and no pull-down | Very High<br>* |            |
|         | PC3             | SPI2_MOSI   | Alternate Function Push Pull                | No pull-up and no pull-down | Very High      |            |
|         | PB10            | SPI2_SCK    | Alternate Function Push Pull                | No pull-up and no pull-down | Very High      |            |
| USART2  | PA2             | USART2_TX   | Alternate Function Push Pull                | Pull-up                     | Very High      |            |
|         | PA3             | USART2_RX   | Alternate Function Push Pull                | Pull-up                     | Very High      |            |
| USART6  | PC6             | USART6_TX   | Alternate Function Push Pull                | Pull-up                     | Very High      |            |
|         | PC7             | USART6_RX   | Alternate Function Push Pull                | Pull-up                     | Very High      |            |
| Single  | PA6             | TIM3_CH1    | Alternate Function Push Pull                | No pull-up and no pull-down | Low            |            |
| Mapped  | PA7             | TIM3_CH2    | Alternate Function Push Pull                | No pull-up and no pull-down | Low            |            |
| Signals | PB0             | TIM3_CH3    | Alternate Function Push Pull                | No pull-up and no pull-down | Low            |            |
|         | PB1             | TIM3_CH4    | Alternate Function Push Pull                | No pull-up and no pull-down | Low            |            |
| GPIO    | PA4             | GPIO_Output | Output Push Pull                            | No pull-up and no pull-down | Low            | CE         |
|         | PA5             | GPIO_Output | Output Push Pull                            | No pull-up and no pull-down | Low            | CSN        |

## 6.2. DMA configuration

nothing configured in DMA service

## 6.3. NVIC configuration

| Interrupt Table                                  | Enable  | Preenmption Priority | SubPriority |
|--------------------------------------------------|---------|----------------------|-------------|
| Non maskable interrupt                           | true 0  |                      | 0           |
| Hard fault interrupt                             | true    | 0                    | 0           |
| Memory management fault                          | true    | 0                    | 0           |
| Pre-fetch fault, memory access fault             | true    | 0                    | 0           |
| Undefined instruction or illegal state           | true    | 0                    | 0           |
| System service call via SWI instruction          | true    | 0                    | 0           |
| Debug monitor                                    | true    | 0                    | 0           |
| Pendable request for system service              | true 15 |                      | 0           |
| System tick timer                                | true    | 15                   | 0           |
| TIM1 update interrupt and TIM10 global interrupt | true    | 0                    | 0           |
| PVD interrupt through EXTI line 16               | unused  |                      |             |
| Flash global interrupt                           | unused  |                      |             |
| RCC global interrupt                             | unused  |                      |             |
| ADC1, ADC2 and ADC3 global interrupts            | unused  |                      |             |
| SPI2 global interrupt                            | unused  |                      |             |
| USART2 global interrupt                          | unused  |                      |             |
| USART6 global interrupt                          | unused  |                      |             |
| I2C3 event interrupt                             | unused  |                      |             |
| I2C3 error interrupt                             | unused  |                      |             |
| FPU global interrupt                             | unused  |                      |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

#### 7.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F405/415 |
| MCU       | STM32F405RGTx |
| Datasheet | 022152_Rev7   |

#### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 8. Software Project

### 8.1. Project Settings

| Name                              | Value                   |
|-----------------------------------|-------------------------|
| Project Name                      | aa                      |
| Project Folder                    | C:\Users\ncer\Desktop\  |
| Toolchain / IDE                   | EWARM                   |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.16.0 |

### 8.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                             |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |