



#### **Features**

- 9A Peak Source/Sink Drive Current
- Wide Operating Voltage Range: 4.5V to 35V
- -40°C to +125°C Extended Operating Temperature Range
- Logic Input Withstands Negative Swing of up to 5V
- Matched Rise and Fall Times
- Low Propagation Delay Time
- Low, 10μA Supply Current
- Low Output Impedance

## **Applications**

- Efficient Power MOSFET and IGBT Switching
- Switch Mode Power Supplies
- Motor Controls
- DC to DC Converters
- Class-D Switching Amplifiers
- Pulse Transformer Driver







## **Ordering Information**

## **Description**

The IXDD609/IXDI609/IXDN609 high-speed gate drivers are especially well suited for driving the latest IXYS MOSFETs and IGBTs. The IXD\_609 high-current output can source and sink 9A of peak current while producing voltage rise and fall times of less than 25ns. The input is CMOS compatible, and is virtually immune to latch up. Proprietary circuitry eliminates cross-conduction and current "shoot-through." Low propagation delay and fast, matched rise and fall times make the IXD\_609 family ideal for high-frequency and high-power applications.

The IXDD609 is configured as a non-inverting driver with an enable, the IXDN609 is configured as a non-inverting driver, and the IXDI609 is configured as an inverting driver.

The IXD\_609 family is available in a standard 8-pin DIP (PI); an 8-pin SOIC (SIA); an 8-pin Power SOIC with an exposed metal back (SI); an 8-pin DFN (D2); a 5-pin TO-263 (YI); and a 5-pin TO-220 (CI).

| Part Number  | Logic<br>Configuration | Package Type                             | Packing<br>Method | Quantity |
|--------------|------------------------|------------------------------------------|-------------------|----------|
| IXDD609D2TR  |                        | 8-Pin DFN                                | Tape & Reel       | 2000     |
| IXDD609SI    |                        | 8-Pin Power SOIC with Exposed Metal Back | Tube              | 100      |
| IXDD609SITR  |                        | 8-Pin Power SOIC with Exposed Metal Back | Tape & Reel       | 2000     |
| IXDD609SIA   | IN OUT                 | 8-Pin SOIC                               | Tube              | 100      |
| IXDD609SIATR | EN                     | 8-Pin SOIC                               | Tape & Reel       | 2000     |
| IXDD609PI    |                        | 8-Pin DIP                                | Tube              | 50       |
| IXDD609CI    |                        | 5-Pin TO-220                             | Tube              | 50       |
| IXDD609YI    |                        | 5-Pin TO-263                             | Tube              | 50       |
| IXDI609SI    |                        | 8-Pin Power SOIC with Exposed Metal Back | Tube              | 100      |
| IXDI609SITR  |                        | 8-Pin Power SOIC with Exposed Metal Back | Tape & Reel       | 2000     |
| IXDI609SIA   |                        | 8-Pin SOIC                               | Tube              | 100      |
| IXDI609SIATR | IN — OUT               | 8-Pin SOIC                               | Tape & Reel       | 2000     |
| IXDI609PI    |                        | 8-Pin DIP                                | Tube              | 50       |
| IXDI609CI    |                        | 5-Pin TO-220                             | Tube              | 50       |
| IXDI609YI    |                        | 5-Pin TO-263                             | Tube              | 50       |
| IXDN609SI    |                        | 8-Pin Power SOIC with Exposed Metal Back | Tube              | 100      |
| IXDN609SITR  |                        | 8-Pin Power SOIC with Exposed Metal Back | Tape & Reel       | 2000     |
| IXDN609SIA   |                        | 8-Pin SOIC                               | Tube              | 100      |
| IXDN609SIATR | IN — OUT               | 8-Pin SOIC                               | Tape & Reel       | 2000     |
| IXDN609PI    |                        | 8-Pin DIP                                | Tube              | 50       |
| IXDN609CI    |                        | 5-Pin TO-220                             | Tube              | 50       |
| IXDN609YI    |                        | 5-Pin TO-263                             | Tube              | 50       |



| 1. Specifications                                                 | . 3 |
|-------------------------------------------------------------------|-----|
| 1.1 Pin Configurations                                            |     |
| 1.2 Pin Definitions                                               |     |
| 1.3 Absolute Maximum Ratings                                      |     |
| 1.4 Recommended Operating Conditions                              |     |
| 1.5 Electrical Characteristics: T <sub>A</sub> = 25°C             |     |
| 1.6 Electrical Characteristics: T <sub>A</sub> = - 40°C to +125°C |     |
| 1.7 Thermal Characteristics.                                      |     |
| 1.7 Thermal Characteristics                                       | . U |
| 2. IXD_609 Performance                                            | 5   |
| 2.1 Timing Diagrams                                               |     |
| 2.2 Characteristics Test Diagram.                                 |     |
| L.E Onardonotico Foot Blagram.                                    |     |
| 3. Block Diagrams & Truth Tables                                  | . 6 |
| 3.1 IXDD609                                                       | . 6 |
| 3.2 IXDI609                                                       |     |
| 3.3 IXDN609                                                       |     |
|                                                                   |     |
| 4. Typical Performance Characteristics                            | . 7 |
| 5. Manufacturing Information                                      | 10  |
|                                                                   |     |
| 5.1 Moisture Sensitivity                                          |     |
| 5.2 ESD Sensitivity                                               |     |
| 5.3 Soldering Profile                                             |     |
| 5.4 Board Wash                                                    |     |
| 5.5 Mechanical Dimensions                                         | 11  |

2



## 1 Specifications

## 1.1 Pin Configurations



#### 1.2 Pin Definitions

| Pin Name        | Description                                                                                 |
|-----------------|---------------------------------------------------------------------------------------------|
| IN              | Logic Input                                                                                 |
| EN              | Output Enable - Drive pin low to disable output, and force output to a high impedance state |
| OUT             | Output - Sources or sinks current to turn-on or turn-off a discrete MOSFET or IGBT          |
| OUT             | Inverted Output - Sources or sinks current to turn-on or turn-off a discrete MOSFET or IGBT |
| V <sub>CC</sub> | Supply Voltage - Provides power to the device                                               |
| GND             | Ground - Common ground reference for the device                                             |
| NC              | Not connected                                                                               |

## 1.3 Absolute Maximum Ratings

| Parameter            | Symbol           | Minimum | Maximum              | Units |
|----------------------|------------------|---------|----------------------|-------|
| Supply Voltage       | V <sub>CC</sub>  | -0.3    | 40                   | V     |
| Input Voltage        | $V_{IN}, V_{EN}$ | -5      | V <sub>CC</sub> +0.3 | V     |
| Output Current       | I <sub>OUT</sub> | -       | ±9                   | А     |
| Junction Temperature | T <sub>J</sub>   | -55     | +150                 | °C    |
| Storage Temperature  | T <sub>STG</sub> | -65     | +150                 | °C    |

Unless stated otherwise, absolute maximum electrical ratings are at 25°C

Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied.

### 1.4 Recommended Operating Conditions

| Parameter                   | Symbol          | Range       | Units |
|-----------------------------|-----------------|-------------|-------|
| Supply Voltage              | V <sub>CC</sub> | 4.5 to 35   | V     |
| Operating Temperature Range | T <sub>A</sub>  | -40 to +125 | °C    |



# 1.5 Electrical Characteristics: $T_A = 25$ °C

Test Conditions:  $4.5\text{V} \le \text{V}_{\text{CC}} \le 35\text{V}$  (unless otherwise noted).

| Parameter                                                 | Conditions                                       | Symbol              | Minimum                | Typical | Maximum            | Units |
|-----------------------------------------------------------|--------------------------------------------------|---------------------|------------------------|---------|--------------------|-------|
| Input Voltage, High                                       | 4.5V <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 18V | $V_{IH}$            | 3.0                    | -       | -                  | V     |
| Input Voltage, Low                                        | 4.5V <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 18V | V <sub>IL</sub>     | -                      | -       | 0.8                | V     |
| Input Current                                             | $0V \le V_{IN} \le V_{CC}$                       | I <sub>IN</sub>     | -                      | -       | ±10                | μА    |
| EN Input Voltage, High                                    | IXDD609 only                                     | V <sub>ENH</sub>    | 2/3V <sub>CC</sub>     | -       | -                  | V     |
| EN Input Voltage, Low                                     | IXDD609 only                                     | V <sub>ENL</sub>    | -                      | -       | 1/3V <sub>CC</sub> | V     |
| Output Voltage, High                                      | -                                                | V <sub>OH</sub>     | V <sub>CC</sub> -0.025 | -       | -                  | V     |
| Output Voltage, Low                                       | -                                                | V <sub>OL</sub>     | -                      | -       | 0.025              | V     |
| Output Resistance, High State                             | V <sub>CC</sub> =18V, I <sub>OUT</sub> =-100mA   | R <sub>OH</sub>     | -                      | 0.6     | 1                  | Ω     |
| Output Resistance, Low State                              | V <sub>CC</sub> =18V, I <sub>OUT</sub> =100mA    | R <sub>OL</sub>     | -                      | 0.4     | 0.8                | 22    |
| Output Current, Continuous                                | Limited by package power dissipation             | I <sub>DC</sub>     | -                      | -       | ±2                 | Α     |
| Rise Time                                                 | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF    | t <sub>r</sub>      | -                      | 22      | 35                 |       |
| Fall Time                                                 | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF    | t <sub>f</sub>      | -                      | 15      | 25                 |       |
| On-Time Propagation Delay                                 | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF    | t <sub>ondly</sub>  | -                      | 40      | 60                 |       |
| Off-Time Propagation Delay                                | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF    | t <sub>offdly</sub> | -                      | 42      | 60                 | ns    |
| Enable to Output-High Delay Time<br>(IXDD609 Only)        | V <sub>CC</sub> =18V                             | t <sub>ENOH</sub>   | -                      | 25      | 60                 |       |
| Disable to High Impedance State Delay Time (IXDD609 Only) | V <sub>CC</sub> =18V                             | t <sub>DOLD</sub>   | -                      | 35      | 60                 |       |
| Enable Pull-Up Resistor                                   | -                                                | R <sub>EN</sub>     | -                      | 200     | -                  | kΩ    |
|                                                           | V <sub>CC</sub> =18V, V <sub>IN</sub> =3.5V      |                     | -                      | 1       | 2                  | mΑ    |
| Power Supply Current                                      | V <sub>CC</sub> =18V, V <sub>IN</sub> =0V        | I <sub>CC</sub>     | -                      | <1      | 10                 | μΑ    |
|                                                           | $V_{CC}=18V$ , $V_{IN}=V_{CC}$                   |                     | -                      | <1      | 10                 | μΛ    |

1.6 Electrical Characteristics:  $T_A$  = - 40°C to +125°C Test Conditions:  $4.5 \text{V} \leq \text{V}_{CC} \leq 35 \text{V}$  unless otherwise noted.

| Parameter                                  | Conditions                                             | Symbol              | Minimum                | Maximum | Units              |
|--------------------------------------------|--------------------------------------------------------|---------------------|------------------------|---------|--------------------|
| Input Voltage, High                        | 4.5V ≤ V <sub>CC</sub> ≤ 18V                           | V <sub>IH</sub>     | 3.3                    | -       | V                  |
| Input Voltage, Low                         | 4.5V ≤ V <sub>CC</sub> ≤ 18V                           | $V_{IL}$            | -                      | 0.65    | 7 v                |
| Input Current                              | $0V \le V_{IN} \le V_{CC}$                             | I <sub>IN</sub>     | -                      | ±10     | μА                 |
| Output Voltage, High                       | -                                                      | V <sub>OH</sub>     | V <sub>CC</sub> -0.025 | -       |                    |
| Output Voltage, Low                        | -                                                      | V <sub>OL</sub>     | -                      | 0.025   | \ \ \              |
| Output Resistance, High State              | V <sub>CC</sub> =18V, I <sub>OUT</sub> =-100mA         | R <sub>OH</sub>     | -                      | 2       | Ω                  |
| Output Resistance, Low State               | V <sub>CC</sub> =18V, I <sub>OUT</sub> =100mA          | R <sub>OL</sub>     | -                      | 1.5     | _ \ \( \( \) \( \) |
| Output Current, Continuous                 | Limited by package power dissipation                   | I <sub>DC</sub>     | -                      | ±1      | А                  |
| Rise Time                                  | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF          | t <sub>r</sub>      | -                      | 40      |                    |
| Fall Time                                  | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF          | t <sub>f</sub>      | -                      | 30      |                    |
| On-Time Propagation Delay                  | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF          | t <sub>ondly</sub>  | -                      | 75      | 1                  |
| Off-Time Propagation Delay                 | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF          | t <sub>offdly</sub> | -                      | 75      | ns                 |
| Enable to Output-High Delay Time           | IXDD609 only, V <sub>CC</sub> =18V                     | t <sub>ENOH</sub>   | -                      | 75      |                    |
| Disable to High Impedance State Delay Time | IXDD609 only, V <sub>CC</sub> =18V                     | t <sub>DOLD</sub>   | -                      | 75      |                    |
|                                            | V <sub>CC</sub> =18V, V <sub>IN</sub> =3.5V            |                     |                        | 2.5     | mA                 |
| Power Supply Current                       | V <sub>CC</sub> =18V, V <sub>IN</sub> =0V              | I <sub>CC</sub>     | -                      | 150     | ۸                  |
|                                            | V <sub>CC</sub> =18V, V <sub>IN</sub> =V <sub>CC</sub> |                     | -                      | 150     | μΑ                 |



## 1.7 Thermal Characteristics

| Package               | Parameter                              | Symbol           | Rating | Units |
|-----------------------|----------------------------------------|------------------|--------|-------|
| D2 (8-Pin DFN)        |                                        |                  | 35     |       |
| CI (5-Pin TO-220)     |                                        |                  | 36     |       |
| PI (8-Pin DIP)        | Thormal Impodence Junction to Ambient  | Α.,              | 125    | °C/W  |
| SI (8-Pin Power SOIC) | Thermal Impedance, Junction-to-Ambient | $	heta_{\sf JA}$ | 85     | -C/VV |
| SIA (8-Pin SOIC)      |                                        |                  | 120    |       |
| YI (5-Pin TO-263)     |                                        |                  | 46     |       |
| CI (5-Pin TO-220)     |                                        |                  | 3      |       |
| SI (8-Pin Power SOIC) | Thermal Impedance, Junction-to-Case    | $\theta$ JC      | 10     | °C/W  |
| YI (5-Pin TO-263)     |                                        |                  | 2      |       |

## 2 IXD\_609 Performance

## 2.1 Timing Diagrams





## 2.2 Characteristics Test Diagram





# 3 Block Diagrams & Truth Tables

## 3.1 IXDD609



| IN | EN        | OUT |
|----|-----------|-----|
| 0  | 1 or open | 0   |
| 1  | 1 or open | 1   |
| Х  | 0         | Z   |

## 3.3 IXDN609



| IN | OUT |
|----|-----|
| 0  | 0   |
| 1  | 1   |

## 3.2 IXDI609



| IN | OUT |
|----|-----|
| 0  | 1   |
| 1  | 0   |



## 4 Typical Performance Characteristics

























































## 5 Manufacturing Information

### 5.1 Moisture Sensitivity

All plastic encapsulated semiconductor packages are susceptible to moisture ingression. IXYS Integrated Circuits Division classifies its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, **IPC/JEDEC J-STD-020**, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper

operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.

This product carries a **Moisture Sensitivity Level (MSL)** classification as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**.

| Device                                | Moisture Sensitivity Level (MSL) Classification |
|---------------------------------------|-------------------------------------------------|
| IXD_609 All Versions except IXD_609YI | MSL 1                                           |
| IXD_609YI                             | MSL 3                                           |

### 5.2 ESD Sensitivity



This product is ESD Sensitive, and should be handled according to the industry standard JESD-625.

### 5.3 Soldering Profile

Provided in the table below is the Classification Temperature ( $T_C$ ) of this product and the maximum dwell time the body temperature of this device may be ( $T_C$  - 5)°C or greater. The classification temperature sets the Maximum Body Temperature allowed for this device during lead-free reflow processes. For through-hole devices, and any other processes, the guidelines of J-STD-020 must be observed.

| Device                             | Classification Temperature (T <sub>C</sub> ) | Dwell Time (t <sub>p</sub> ) | Maximum Cycles |
|------------------------------------|----------------------------------------------|------------------------------|----------------|
| IXD_609CI                          | 245°C for 30 seconds                         | 30 seconds                   | 1              |
| IXD_609YI                          | 245°C for 30 seconds                         | 30 seconds                   | 3              |
| IXD_609PI                          | 250°C for 30 seconds                         | 30 seconds                   | 3              |
| IXD_609SI / IXD_609SIA / IXD_609D2 | 260°C for 30 seconds                         | 30 seconds                   | 3              |

### 5.4 Board Wash

IXYS Integrated Circuits Division recommends the use of no-clean flux formulations. Board washing to reduce or remove flux residue following the solder reflow process is acceptable provided proper precautions are taken to prevent damage to the device. These precautions include but are not limited to: using a low pressure wash and providing a follow up bake cycle sufficient to remove any moisture trapped within the device due to the washing process. Due to the variability of the wash parameters used to clean the board, determination of the bake temperature and duration necessary to remove the moisture trapped within the package is the responsibility of the user (assembler). Cleaning or drying methods that employ ultrasonic energy may damage the device and should not be used. Additionally, the device must not be exposed to flux or solvents that are Chlorine- or Fluorine-based.









#### 5.5 Mechanical Dimensions

### 5.5.1 SIA (8-Pin SOIC)



- Notes:
  1. Controlling dimension: millimeters.
- 2. All dimensions are in mm (inches).
- 3. This package conforms to JEDEC Standard MS-012, variation AA, Rev. F.

  \( \frac{1}{2} \) Dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15mm per end.
  \( \frac{1}{2} \) Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per side.

  6. Lead thickness includes plating.

### 5.5.2 SI (8-Pin Power SOIC with Exposed Metal Back)



- 1. Controlling dimension: millimeters.

- 2. All dimensions are in mm (inches).
  3. This package conforms to JEDEC Standard MS-012, variation BA, Rev. F.

  Dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15mm per end.

  Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per side.
- 6. The exposed metal pad on the back of the package should be connected to GND. It is not suitable for carrying current.

  7. Lead thickness includes plating.



#### 5.5.3 Tape & Reel Information for SI and SIA Packages



#### 5.5.4 YI (5-Pin TO-263)





## 5.5.5 PI (8-Pin DIP)



## 5.5.6 CI (5-Pin TO-220)





## 5.5.7 D2 (8-Pin DFN)



#### 5.5.8 Tape & Reel Information for D2 Package



## For additional information please visit our website at: www.ixysic.com

IXYS Integrated Circuits Division makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses nor indemnity are expressed or implied. Except as set forth in IXYS Integrated Circuits Division's Standard Terms and Conditions of Sale, IXYS Integrated Circuits Division assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

The products described in this document are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of IXYS Integrated Circuits Division's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. IXYS Integrated Circuits Division reserves the right to discontinue or make changes to its products at any time without notice.

Specification: DS-IXD\_609-R09
©Copyright 2017, IXYS Integrated Circuits Division All rights reserved. Printed in USA. 10/25/2017

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## IXYS:

IXDD609SITR IXDN609CI IXDI609CI IXDI609SIATR IXDN609SIATR IXDD609SI IXDI609PI IXDD609SIATR

IXDN609SIA IXDD609PI IXDD609SIA IXDN609SI IXDI609SITR IXDD609D2TR IXDD609CI IXDN609PI IXDI609SI

IXDI609YI IXDN609YI IXDN609YI IXDN609YI IXDN609YI IXDN609SITR