#### Note:

- 1. This assignment will be done in groups with one submission per group.
- 2. Submission is **only** through Moodle in the form of a PDF file upload.
- 3. All plots/screenshots must be legible/readable in the submission (axes values and units).

## TA's: Ankur, Arpit and Lakshmi

#### Introduction:

In this assignment you will generate memory using OpenRAM compiler and perform RTL to GDS of the created memory in OpenLane based open-source IC design flow.

## Instructions to login to the VLSI lab machine:

- Each group is assigned a group id for login. Refer to your login id from <a href="here">here</a>.
- If you are on any unix based system, open a terminal for subsequent steps. If you are on Windows, download
   <u>MobaXterm</u> and open a terminal via MobaXterm. Ensure you are connected to IITB network.
- To login, type on the terminal: *ssh -X EE705\_X@10.107.90.73* (X corresponds to the number from your login id assigned to your group). Enter the password and you are good. *Default password is EE705*.
- After the first login, type on the terminal: *passwd* and change your password immediately.

## PART A: OpenRAM

- 1. Firstly, we will install the OpenRAM compiler. Kindly refer to the *OpenRAM installation document*
- 2. Read about OpenRAM: Read OpenRAM.
- 3. Once installed, let's generate memory. For RISC-V we will be generating memories for ICACHE and DCACHE having the following specification.

DCACHE SPECIFICATION: Data size is 32 bits

Address size is 11 bits

ICACHE SPECIFICATION: Data size is 20 bits

Address size is 8 bits

4. Let's create a configuration file to generate the memory. An example is shown below:

cd OpenRAM

Make sure that conda is activated then type → gedit myconfig\_sky130.py (you can use nano or any other editor as well)

(base) lakshmi\_ubuntu@LAPTOP-NATIL47D:/mnt/c/Users/Iyer/OpenRAM\$ gedit myconfig\_sky130.py

The contents of this file is mentioned in this myconfig sky130.py

5. To run the compiler, go to OpenRAM folder. Activate the miniconda and then type the below command shown

(base) lakshmi\_ubuntu@LAPTOP-NATIL47D:/mnt/c/Users/Iyer/OpenRAM\$ python3 sram\_compiler.py myconfig\_sky130.py -k

Repeat the procedure for Dcache specification and generate the memory.

## Your report should have the following:

**1.** OpenRAM execution on terminal screenshot along with output folder contents screenshot for both Icache and Dcache memories.

## **PART B : OpenLane**

1. Once both memories are generated you will perform RTL to GDS flow. Login to your account.

- 2. Type *Is* to list the files. You should see a folder named OpenLane. Go into the directory by typing the command *cd OpenLane*
- 3. Type *ls* to list the files. You will find a folder named designs. Create your folder inside it (say *icache\_flow*: to create rtl-gds flow for the icache memory generated using OpenRAM)

```
[EE705_34@vlsi73 OpenLane]$ cd designs
[EE705_34@vlsi73 designs]$ mkdir icache_flow
```

4. You need to follow the procedure similar to EE671. The memory generated by the compiler will be used as a macro and needs to be instantiated in a top-level design.

Refer to the tutorial: Hierarchical chip design (with macros)

5. Inside the *src* folder you will have to create a top module (**say icache\_mem.v**) and also you will upload the folder generated from OpenRAM that contains all the views generated for the memory.

```
sky130_sram_1kbytes_1rw1r_20x256_20
```

6. Inside the OpenRAM generated sky130\_sram\_1kbytes\_1rw1r\_20x256\_20.v file, add the line as shown.

- 7. Few points from the tutorial:
  - (a) You will be instantiating your memory (say sky130\_sram\_1kbytes\_1rw1r\_20x256\_20.v) <u>only once</u> inside the top module (say icache\_mem.v) (Kindly refer to the part Create the Verilog Files mentioned <u>here</u>). Your top module must

look like the one given here.

Also note: You need to adjust the address and data size according to your design

```
sky130_sram_lkbyte_1rw1r_32x256_8 sram0(
    .clk0(clk),
    .csb0(!cs),
    .web0(!we),
    .wmask0(write_allow[3:0]),
    .addr0(addr),
    .din0(datain[31:0]),
    .dout0(dataout_int[31:0]),
    .clk1(1'b0),
    .csb1(1'b1),
    .addr1(1'b0),
    .dout1(dout1[31:0])
Our design is also has a 1rw1r port, but we require 1rw port
only, so we will also be disabling the 1r port section
.dout1(dout1[31:0])
);
```

(b) To create *config.json* file refer <u>here</u>.

Note: Remove the "EXTRA LIBS" line.

Also, You can change the "DIE\_AREA": "0 0 500 500" (You can change this as per your macro size (which will be mentioned in the sky130\_sram\_1kbytes\_1rw1r\_20x256\_20.lef)

- (c) To create *macro placement.cfg* file refer <u>here</u>.
- 8. Once all files are ready, you can run the rtl-gds flow in Openlane. We use a docker based environment to run Openlane. To enter the docker container, type *make mount* on the terminal

[EE705\_34@vlsi73 OpenLane]\$ make mount

9. You are now inside the docker container. From this container, we will run all the tcl scripts. To call the Open-Lane flow, we need to run the flow.tcl script with some arguments. On the container terminal, type ./flow.tcl -design icache flow-tag full guide -interactive -overwrite . (See Point 3 to check the design name)

```
OpenLane Container (1.1.1):/openlane% ./flow.tcl -design icache_flow -tag full_guide -interactive -overwrite
```

- 10. Now, run the following commands in the openlane container one by one.
  - a. run synthesis
  - b. run floorplan
  - c. run placement
  - d. run\_cts
  - e. run routing
  - f. run parasitics sta
  - g. run\_magic
  - h. run\_magic\_spice\_export
  - i. run\_magic\_drc
  - j. run lvs
  - k. run\_antenna\_check

Exit the container after running these steps and go to the "runs" folder to see the output files

11. To view the layout, open magic tool

First type on terminal : source ~/.bashrc

Then invoke magic

[EE705\_34@vlsi73 OpenLane]\$ magic

12. Read the gds file: (present inside /runs/full guide/results/signoff)



13. You will notice that there are drc errors (which are expected). Once the file is loaded in magic, at the top panel go to Options →Cell manager. You should be bale to view your design name. Click on Expand.

# Your report should have the following (For both the Icache and Dcache):

- 1. Go to reports/signoff and paste the screenshot of .lvs.rpt file.
- 2. Top level module in which you have instantiated the macros
- 3. Config.json and macro placement.cfg file screenshot
- 4. Layout of the design on Magic screenshot.
- 5. Go to the logs/routing folder, open the design\_sta.log and fill up the table below:

| Clock Frequency (MHz)        |  |
|------------------------------|--|
| Worst case setup slack (ns)  |  |
| Worst case hold slack (ns)   |  |
| Design area (µm²)            |  |
| Total Power Consumption (μW) |  |