

# FOWLP & Embedded die Packages

Embedded wafer-level-package activity is expected to pick-up by 2015 above \$200M overall driven by major wireless chip players worldwide













# **Table of Content** (1/2)

| •  | Scope of the Report & Definitions                                                                                                                                                    |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •  | Executive Summary 11                                                                                                                                                                 |
| 1) | Embedded die in substrates of active ICs & passive components                                                                                                                        |
|    | <ul> <li>Application focus for Embedded die package commercialization</li></ul>                                                                                                      |
|    | <ul> <li>Players and position in the electronic value chain</li> <li>Who is the most aggressive in commercialization?</li> <li>Who is doing what: partnerships identified</li> </ul> |

| _ | Equt & Material 1001-Box for Embedded die . 129                                                                                                                                                                                |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | <ul> <li>Technology flavors for embedded package</li> </ul>                                                                                                                                                                    |
|   | <ul> <li>Chip first versus chip last?</li> </ul>                                                                                                                                                                               |
|   | <ul> <li>Single die embedding versus SiP module?</li> </ul>                                                                                                                                                                    |
|   | <ul> <li>Challenges related to yield &amp; supply chain</li> </ul>                                                                                                                                                             |
| _ | Cost structure for Embedded package                                                                                                                                                                                            |
|   | manufacturing 134                                                                                                                                                                                                              |
|   | <ul> <li>Comparison with competitive package alternative<br/>that Embedded die technology is looking for direct<br/>replacement (QFN, BGA, WLCSP, SOT, PoP)</li> </ul>                                                         |
|   | <ul> <li>Cost structure target of Embedded die for different<br/>application cases (RFID, IPD, Power MOSFET /<br/>IGBT, DC/DC converters, PMU, Wireless<br/>Connectivity ICs, Digital Baseband, Memories, etc<br/>)</li> </ul> |
| - | Conclusion on "sweets spots" for the introduction of Embedded die technology in the short / medium / long term                                                                                                                 |





# Table of Content (2/2)

| 2) | n-Out WLP technology development 140 |                                                                                              |
|----|--------------------------------------|----------------------------------------------------------------------------------------------|
|    | _                                    | Motivations and market drivers 144                                                           |
|    |                                      | Form factor, Cost and electrical performance                                                 |
|    |                                      | <ul> <li>Thermal performance of FOWLP package compared to FC-BGA package solution</li> </ul> |
|    | _                                    | Supply chain emerging for FOWLP 162                                                          |
|    |                                      | <ul> <li>Players and position in the electronic value chain</li> </ul>                       |
|    |                                      | <ul> <li>Who is the most aggressive in commercialization?</li> </ul>                         |
|    |                                      | <ul> <li>Who is doing what: partnerships identified</li> </ul>                               |
|    | _                                    | 2010-2020 market forecasts for FOWLP type of                                                 |
|    |                                      | packages 174                                                                                 |
|    |                                      | <ul> <li>In Package shipments (M units)</li> </ul>                                           |
|    |                                      | <ul> <li>In epoxy wafer production (wspy eq.)</li> </ul>                                     |
|    |                                      | <ul> <li>In Packaging revenues (\$M)</li> </ul>                                              |
|    | _                                    | FOWLP technologies & challenges 202                                                          |
|    |                                      | <ul><li>Who owns the IP in this space?</li></ul>                                             |
|    |                                      | <ul> <li>1st generation versus 2nd generation FOWLP</li> </ul>                               |
|    |                                      | <ul> <li>"Passive integration with FOWLP technologies</li> </ul>                             |
|    | _                                    | Equipment & Materials for FOWLP 213                                                          |
|    |                                      | <ul> <li>Challenges in new material selection and missing equipment</li> </ul>               |
|    |                                      | <ul> <li>Technology roadmap for FOWLP development</li> </ul>                                 |
|    | -                                    | 2.5D integration trends based on FOWLP and silicon / glass_interposer mix                    |

|   | _   | FOWLP patent activity summary                                                                    | 233    |
|---|-----|--------------------------------------------------------------------------------------------------|--------|
|   | _   | Cost structure for FOWLP                                                                         | 265    |
|   |     | <ul> <li>Competitive package alternative the<br/>technology is looking for direct rep</li> </ul> |        |
|   |     | <ul> <li>Cost structure for FOWLP by applie</li> </ul>                                           | cation |
|   | _   | Evolution to Panel-scale-packaging                                                               | ງ 252  |
| • | Con | clusion & Perspectives                                                                           | 281    |
| • | App | Pendix Yole Developpement company presentation & services                                        | 287    |
|   |     |                                                                                                  |        |





# Scope of the Report



 Wafer-level-packaging encompass multiple different technology platform flavors but leverage similar type of process manufacturing know-how

## **Definitions**

 Embedded Packages refers to different concepts, IP, manufacturing infrastructures and related technologies. However, it is still possible to distinguish <u>2 main categories</u> of embedded packages: Embedded

Wafer-Level-Packages





→ based on a <u>PCB / PWB</u> substrate infrastructure





Embedded die Chip embedding

UTCP

IMB

**Embedded Active Module** 

Chip-in-foil

**Embedded component** 

EAC - Embedded Active Component

iQFN

EOMIN

Hidden die

Embedded chip

iBGA

EMBIDS / EDC

ECP – Embedded Component Packaging

# **Objectives of the Report**

- This is the second report update on Embedded Wafer-Level-Packaging technologies and markets from Yole Developpement
- The objectives of this first report are the following:
  - Analyze both FOWLP and Embedded die package technologies
  - Key market drivers, benefits and challenges by application
  - Market trends & figures with detailed breakdown by application
  - Technology roadmap and description of the complete manufacturing tool-box for embedded wafer-level-packaging:
    - Key equipment: for 200mm / 300mm / Panel manufacturing
    - Specific material selection coming from both FE / BE / PCB / LCD areas
  - Analysis of several embedded package target prices for a few key applications
  - Supply chain perspectives, key players and emerging infrastructure for embedded wafer-level-packaging
    - Analysis of the rationales behind the different possibilities of FOWLP and embedded die package implementation (chip first / chip last, single die / multi-die / SiP / PoP module, etc ...)



# Who should be Interested in this Report?

# Integrated semiconductor Device Manufacturers and fabless IC companies

- Benchmark the industrialization status of embedded packaging technologies within the industry
- Identify possible partnerships or second source packaging subcontractors for your forthcoming developments

## Assembly and Test Service companies

- Get the list of the main companies interested in Embedded WLP
- Screen possible new applications and technologies to support diversification strategy with embedded packaging platform

## Equipment and Material suppliers

- Understand the differentiated value of your products and technologies in this emerging but fast growing market
- Identify new business opportunities and prospects

# Electronic module makers and Original Equipment Makers

- Evaluate the availability and benefits of using embedded package components in your end system
- Monitor different embedded WLP suppliers to adjust your sourcing strategy

### PCB and IC substrate manufacturers

- Monitor the evolution of IC packaging, assembly and test, especially linked to emerging chip embedding
- PCB-based technologies, FOWLP, IPD and 3D interposers



# **Companies Cited in this Report**

3D-Plus, ADL Engineering, ADTEC Engineering, Amkor, ams, Analog Devices, AT&S, Aptos, Asahi Glass, ASE, ASM, Atotech, Broadcom, Bosch, Camtek, Casio Micronics, CIRETEC, CMK, Compass Technology, CSR, Datacon, Daeduck, Denso, Dialog Semiconductor, Dow Corning, DuPont Electronics, Dyconex, Epic, Epcos TDK, EVGroup, Fico Molding, Flip-chip International, Fraunhofer-IZM, Freescale, Fujitsu, HD Microsystems, HEICO, SK Hynix, Ibiden, Imbera, IME, IMEC, Infineon, Invensas, IPDiA, ITRI, King Dragon International, KYEC, Leti, Lintec, LG Electronic, MicroChem, Mitsui, Murata, Nagase ChemteX, NANIUM, NEC Electronics, Nitto Denko, Nokia, NSC, NXP, OptoPac Oki Electric, ORC, Panasonic, PPT, Qualcomm, Renesas, Rohm & Hass, Rudolph technologies, Samsung, SEMCO, Shinko Electric, SPIL, STATS ChipPAC, ST-Ericsson, STMicroelectronics, SPTS, SMIC, Shin-Etsu, SUSS Microtec, Taiyo Yuden, TDK, Tessera, Texas Instruments, tok, Tong Hsing, Toray chemical, Toray Engineering, Toshiba, Towa, Triquint, UMTC, Unimicron, Unovis, UTAC, Vertical Circuits, Wolfson Microelectronics, Yamada and more...

# About the authors of this report

#### **Jerome Baron**

Jerome is the business unit manager of the semiconductor packaging market research at Yole Developpement. He has been following the 3D packaging market evolution since its early beginnings at the device. equipment and material levels. He was granted a Master of Science degree from INSA-Lyon in France as well as a Master of Research from INL - Lyon **Nanotechnology** Institute Contact: baron@yole.fr



### **Lionel Cadix**

Lionel joined Yole after the completion of several projects linked to characterization and modeling of high density TSV and 3DIC chip stacking in collaboration with **CEA-Leti** and STMicroelectronics during his PhD. He is author of several publications and 8 patents in the field of 3D Integration Contact: cadix@yole.fr

# Concepts of FOWLP / Embedded di in package

- Two types of Embedded Wafer-level-packages are emerging
  - FOWLP is based on a reconfigured molded wafer infrastructure
  - Embedded die in package is based on a PCB type of Panel infrastructure



# Chip Embedding / Fan-Out WLP

**Geometry definitions** 



## Line Spacing / Width (µm)

| Chip embedding |                  |
|----------------|------------------|
|                | Courtesy of AT&S |
|                |                  |

| _ | generation<br>to 2012) | <b>2</b> <sup>nd</sup> <b>generation</b> (2012-2014) | 3 <sup>rd</sup> generation (2014-2020) |
|---|------------------------|------------------------------------------------------|----------------------------------------|
|   | 40/40                  | 25/25                                                | 15/15                                  |
|   | 20/20                  | 10/10                                                | 5/5                                    |

# Courtesy of NANIUM

**FOWLP** 

## Shift in manufacturing technologies is expected

- Geometries of the two emerging packaging technologies will shrink with time as to allow for higher routing density, highly integrated passive inductors and baluns, and integration of ICs with no prior RDL on the device wafer
- There is a move (at least for fan-out WLP) from currently used mask aligners to front-end steppers to support this reduction of the feature sizes

# FOWLP / Embedded Die Packaging Roadmap

## SOT / TSOP



#### **QFN**



### **WL CSP**

RF connectivity, PMU, Analog

## **FC BGA**



#### **WB BGA**



## **MATURE** tech

(2000 - 2010)

### Embedded die

Micro-SiP module



→ RFID, thin-film IPD, MOSFET, IGBT, DC-DC converters, IC drivers, MEMS & Sensors, RFEM...

## **FOWLP**



- → Digital Baseband SOC
- → RF Transceiver
- → NFC / Connectivity SOC
- → ASIC / DSP / FPGA
- → Specific Analog IC & Sensors

#### **EMERGING tech**

(2008 - 2014)



#### **Embedded MCP**

→ Power modules, IPD protection network modules Digital / Analog partitioning ...



#### **Embedded PoP**

→ Digital + memory modules, Analog + Digital + memory modules, Sensor modules, Radio FEM module ...



#### FO PoP

→ Digital + memory modules, Analog + Digital + memory modules, Sensor modules ...



#### **FO SiP**

→ RF connectivity modules, Audio modules, Sensor modules, Radio modules ...



(>2014 - 2018)



# Narrow commercialization window of present eWLB / FOWLP 1st generation technology



- As of today (2012), the commercialization eWLB / FOWLP 1<sup>st</sup> generation technology is quite restricted to a quite narrow application window from 40-300 IO pin-counts, 4x4 to 7x7mm2 package body size
  - Package / devices below 4x4mm2 and 40 IOs: FOWLP will struggle to compete with Wire-bonded BGA/leadframe, Embedded die package and 3DIC wafer-to-wafer assembly platform → An extra niche to be found by developing FO-MCP / SiP platform here
  - Package / devices of more than 15x15mm²: flip-chip and 2.5D interposer are the best packaging solutions today → new flip-chip and 2.5D version of FOWLP technology will be adapted to compete on cost
  - Between 4x4mm2 and 15x15mm²: the solutions are not yet decided and the battle is hard between most every packaging technique → and this is where the biggest part of the IC packaging business is in volume!

# Packaging Value Chain Comparison\*

Comparison ratio of the packaging, assembly & test value

\* Comparison scenario for the case of 64 I/Os, 0.4mm pitch IC



- New shift in the packaging, assembly & test value chains
  - FOWLP implies a simplification and consolidation of the packaging, assembly & test in a "Mid-end" type of infrastructure
  - Embedded die packaging opens the door to substrate suppliers to realize themselves the whole packaging, assembly and test on a Panel "PCB based" infrastructure



## Package IC Co-Design is Necessary Before Embedded WLP

## **SERIAL IC Design**

# **Digital IC design** Tool A Tool B **PRODUCT Analog IC design** Tool C Tool D Packaging design Substrate Package outline **Manufacturing** FE/BE process

## Package IC Co-Design



- Package IC co-design drives to silicon die and process optimization, for e.g.
  - to avoid RDL at the IC wafer level before the embedded WLP process
  - RF chip package co-design is also necessary to integrate to take package parasitics into accounts

# **Embedded Wafer-Level-Packages**

Status of commercialization



• © 2012 • **16** 

## First eWLB Package in High Volume Production!

10.00

X-GOLD 213



## First design win for eWLB

 Infineon (GE) was the first company to commercialize its own eWLB packaging technology in an LGE cell-phone in early 2009

ASE, StatsChipPAC have been qualified as subcontractors for eWLB manufacturing

Infineon's chip is a wireless

baseband SOC with multiple integrated functions (GPS, FM radio, BT...)

Same eWLB product is now in production in some Nokia handsets since 2010





First eWLB package with Infineon's wireless Baseband SOC was found in an LG cell-phone

(Reverse Engineering pictures courtesy of SystemPlus Consulting and Binghamton University)

The die is not centered in the package.

Some balls are right below the edge of the die and the fan-out area

Die is 5.1mm x 5.1mm = 26.1mm2

Package size is 8mm x 8mm = 64mm<sup>2</sup>

The fan-out ratio is 2.46 (package size over chip size)



# Current end-products using eWLB / FOWLP



- Mobile and wireless applications using FO-WLP packaging
  - LGE was the first OEM to integrate the eWLB to the wireless baseband in the following models
    - PMB8810 phone, T310 phone, T300 phone, GD350 phone, GB220 phone, GB230 phone, GS170 phone, GU230 phones
  - We can also find eWLB in Samsung cell phones (baseband modem)
    - S3350 phone, Galaxy Tab tablet, Galaxy S phones
  - Some Nokia's phones use eWLB for the baseband modem and RF tranceiver
    - S30 series platform (2010 phone version), S40 series platform (2010 phone version), 1 smart-phone line (to be identified)



- Extension of the technology platform to a wider field of application areas is in preparation
  - FO-WLP is expected to be integrated as well as some point in the automotive and medical applications

# **FOWLP** activity market evolution & forecast

## **FOWLP activity Revenues (M\$)**

Overall evolution since eWLB technology introduction



- After growing fast since Infineon / Intel Mobile's push for eWLB technology commercialization, the FOWLP market activity reached the \$100M market valuation last year
  - This young industry will probably need to wait for 2015 2016 time frame to reach the \$250M market valuation as the technology to ramp-up in HVM, the demand moving from IDMs to fab-less wireless IC players (such as Qualcomm, Broadcom, Mediatek, etc...) and supported by a solid infrastructure and supply-chain of OSATs



# Optimistic scenario (1/2)

- To bend the rules, we decided in this report to propose an alternative scenario for FOWLP market evolution
- Indeed, regarding the numerous rumors linked to this space, several feedbacks pushed us to propose an optimistic forecast model, making the market starting growing fast as soon as 2013
- This enthousiastic scenario would be linked to the following players' activity
  - Spreadtrum (CN)
  - Maxim (US)
  - ADL (TW)
  - Mediatek (TW)

#### In this alternative model

- A 30% penetration rate have been applied for FOWLP as soon as 2013, for existing products already using this platform
  - Digital Baseband Processor
  - APE/BB wireless SoC
- Volume production for the other applications would start 1 year sooner than in our initial model (for RF tranceiver, PMU, ASIC, Touchscreen Controller, RF Connectivity devices)

### **FOWLP Revenues (optimistic scenario)**

Breakdown by application area (M\$)





# Optimistic scenario (2/2)

## **FOWLP wafer forecast (optimistic scenario)**

Breakdown by IC type (12"eq wafers)



- According to this model the market would grow at a 30% CAGR on the 2010-2020 time frame, leading to a ~ \$1B market in 2020
- It would lead to nearly 500,000 wafers shipped in 2020 and more than 2.8 billion in 2020
- Now we just have to wait and see if the rumors come true and if the infrastructure of this
  young industry will be strong enough to support this fast growing evolution



# FOWLP 2011 revenues market shares (in M\$)

## **FOWLP 2011 revenues market shares (in M\$)**

Breakdown between main players



- NANIUM (Pt) and STATschipPAC (Sg) shares more than 80% of the activity, mainly driven by Intel Mobile volume demand on eWLB production
  - ASE (Tw) is shutting down its 200mm eWLB line. Other OSATs have qualified other FOWLP technologies such as ADL (Tw), Amkor (Kr) and NEPES (Sg)
  - Additional packaging houses are coming on board as well such as TSMC (Tw), SPIL (Tw) and J-Devices (Jp)



# PANEL Infrastructure for Embedded Chip Packaging



- Embedded die packaging technology will leverage an entirely new infrastructure based on large PANEL, low cost PCB manufacturing techniques!
  - Typically able to integrate more than 10,000 40,000 dies per panel!
    - Production format:
       18" x 24" (457 x 609 mm)





Courtesy of AT&S



→ AT&S's first generation production is based on 18x24 sq. inch panels. 2<sup>nd</sup> gen on 21x24 sq. inch panels!

## AT&S step into HVM for Embedded MicroSiP packages



 Texas Instruments (US) is the first customer to qualify into HVM the embedded die package line of AT&S



## DNP's Embedded active & passive substrate in HVM



- DNP (JP) is supplying Sony's camera module with embedded passive and active components in HVM since 2010 already
  - Auto-focus driver IC and <u>DC-DC converter</u> WLCSP dies are placed within the coreless cavity substrate











Teardowns courtesy of SystemPlus Consulting



## Embedded die package PANEL infrastructure Roadmap



## First Conclusions on Embedded Wafer-Level-Packages

- 1st generation FOWLP and Embedded die packages is a high volume reality and the two
  infrastructures are now clearly settled and proven in HVM in each of their very different
  application space
  - Today, first generations of Embedded die package and FOWLP technologies are not really competing at all as they are driven by different players and initially target very different applications.
- However, this situation will totally change in the future with "2nd generation" derivatives of the technologies that are currently under development for future SiP and PoP module realizations, likely on larger format
  - We are likely to be witness to a fascinating battle in the years to come in the 3D Packaging space with on one hand, embedded die packaging technologies supported by large panel PCB infrastructure and FOWLP technologies on the other hand, which is looking for moving to larger wafer format, likely square 300mm PANEL first and possibly later on larger PANEL mixing PCB, semiconductor backend, semiconductor WLP and LCD large area processing know-how



# Yole Developpement Company Presentation



## Fields of research activity



 Yole Developpement is a market research and strategy consulting company, founded in 1998. We are involved in the following areas:



 Yole Développement has <u>25 full time analysts</u>, with both technical and marketing/management background and operate worldwide since 1998

# **Our Global Presence & Activity**



# Our latest advanced packaging market research reports



























## To contact us



#### NEW

Yole Développement headquarters: Le Quartz 75 cours Émile Zola 69100 Lyon-Villeurbanne France

Phone: +33 472 83 01 80

Email: info@yole.fr



#### Yole Inc.

One DeMercurio Drive, Suite 6 Allendale, NJ 07401 - USA Phone: +1 (650) 906 7877

#### Yole K. K.

Level 20 Marunouchi Trust Tower Main - 1-8-3 Marunouchi Chiyoda-ku 100-0005 Tokyo - Japan Phone: +81 362 693 457

#### MEW

Taiwan Office 7F, 307, Dunhua N. Rd.

Taipei 10583 - Taiwan

Phone: +886 (0)9 3757 6016

#### NEW

#### Korea Office

#1510 Hanrim Tower 7-3 Hwayang-dong - Gwangin-gu, Seoul 143-717 - Korea Phone: +82 10 4097 5810

www.yole.fr - www.i-micronews.com

