



## Special Interest Group on Design Automation ACM/SIGDA E-NEWSLETTER, Vol. 52, No.12

#### **SIGDA - The Resource for EDA Professionals**

This newsletter is a free service for current SIGDA members and is added automatically with a new SIGDA membership. Circulation: 2,700

Online archive: <a href="http://www.sigda.org/newsletter">http://www.sigda.org/newsletter</a>

## SIGDA News

#### 1. TSMC Expansion in Arizona to Target 3-nm Node

Taiwan Semiconductor Manufacturing Co. (TSMC) announced this week that it's building the factory shell for a possible second fab at its Arizona site. The world's top chipmaker has already committed to a \$12 billion investment for its 5-nm fab in Arizona.

#### 2. With RFAB2, TI Bumping Up Analog Chip Production

TI announced it began initial chip production at RFAB2, a new 300-mm analog wafer fab in Richardson, TX, that is connected to RFAB1, its 13-year-old 300-mm analog wafer fab. A few years from now, the pair will be able to produce more than 100 million analog chips per day, TI asserts.

#### 3. SSDs Get Smarter

Today, the endurance of NAND flash—now 3D—is rarely a concern, and the now-very-mature Non-Volatile Memory express protocol (NVMe) has unlocked the full capabilities of SSDs. There's also no shortage of form factors serving different purposes in a wide array of use cases.

#### 4. How Graphene Is Innovating the Medical Device Sector

Graphene is penetrating many commercial sectors. Despite the higher regulatory barriers enforced within the medical industry, a range of medical devices are being created using graphene for the general public.

# Messages from the EiCs

Dear ACM/SIGDA members,

We are excited to present to you December E-Newsletter.
We encourage you to invite your students and colleagues to be a part of the SIGDA newsletter.

The newsletter covers a wide range of information from the upcoming conferences to technical news and activities of our community. Get involved and contact us if you want to contribute articles or announcements.

The newsletter is evolving. Please let us know what you think.

Happy reading!

Debjit Sinha, Keni Qiu, Editors-in-Chief, SIGDA E-News

#### 5. Accelerating the Transition to a Renewable-Energy Economy

Scientific progress has made available a series of technologies capable of supplying the energy necessary to carry out daily activities without compromising the ecosystem. Thanks to a growing awareness of the importance of protecting the environment, these technologies are now spreading all over the world.

## What is Analog Design Automation?

Sachin S. Sapatnekar
University of Minnesota

Modern computing systems increasingly interact with the inherently analog real world, and thus require analog data from sensors, cameras, antennas, etc. to be sensed and processed. Empowering these capabilities requires the design of increasingly complex analog/mixed-signal (AMS) chips. Although the analog segment of an AMS chip is typically a small portion by area, it is the part that requires the most design effort (since analog circuits are traditionally manually designed) and experiences the most post-silicon failures, requiring expensive design respins. Automating analog design is a key step in making designs reliable and enhancing design productivity.

However, despite outstanding research over several decades [1–8], this field has stubbornly resisted automation. A systematic method for building analog designs faces several difficulties: (a) each circuit type has many variants they must be comprehended by an automated algorithm (e.g., there are hundreds of variants of simple blocks such as operational transconductance amplifiers (OTAs)), and (b) unlike digital circuits, where circuit performance can be measured across different circuit families in terms of power, performance, and area (PPA), different analog circuits have performance specifications (e.g., gain/bandwidth/offset for OTAs; tuning range/phase noise for voltage-controlled oscillators (VCOs); efficiency/ripple for voltage regulators).

In addition to the greater proliferation of AMS circuits, in the last few years, several factors have provided a fillip to analog EDA. First, design rules in

## SIGDA EC

Yiran Chen,

Chair

Sudeep Pasricha,

Vice Chair and Conference Chair

X. Sharon Hu,

Past chair

Yu Wang,

**Award Chair** 

Wanli Chang,

**Finance Chair** 

Yuan-Hao Chang,

Technical Activity Chair

Jingtong Hu,

**Education Chair** 

Preeti Ranjan Panda,

Communication Chair

Laleh Behjat,

Diversity and Ethics Chair

## SIGDA E-News Editorial Board

Debjit Sinha, co-EiC

Keni Qiu, co-EiC

Xiang Chen, AE for News

Yanzhi Wang,

AE for Local chapter news

Xunzhao Yin,

AE for Awards

FinFET technology have become more complex than older spacing-based "lambda-rules" and are hard for the manual designer to comprehend (e.g., allowable via rules are best captured by a set of Boolean relationships). Second, design rules enforce same-direction routing in a metal layer due to lithographic constraints, reducing the design search space for EDA solutions. Third, high metal/via resistances imply that circuit performance is increasingly constrained, and standard-cell-like structures with fixed height are encouraged to keep straight metal stripes and reduce IR drops to avoid incurring via resistance costs [9]. Fourth, process variation and reliability/electromigration have become very important in determining the ability of a circuit to meet specifications. Fifth, machine learning (ML) methods have enabled new ways of emulating the expert designer within an automated flow [10–17]. Last, but not least, significant funding investments have incentivized new groups of researchers to enter the area, and the field has seen a resurgence of energy [18–30].

The ALIGN open-source analog layout automation flow [18–20] is a joint university-industry effort for automatically generating analog layouts from a netlist (SPICE file) description. ALIGN uses a mix of algorithmic techniques, template-driven design, and ML to create layouts that are at the level of sophistication of the expert designer. The solution proceeds through a compositional approach. Initially, it identifies hierarchies in the netlist using algorithmic and ML methods, also identifying constraints on symmetry and matching, including the design of arrays of transistor and passives [24–29]. Based on the process design rules from the PDK, captured using a simple yet effective abstraction, the layout is hierarchically constructed, starting from the lowest level of hierarchical blocks called primitives (e.g., differential pairs, current mirrors), and then progressing up the hierarchy, constructing a performance-optimal placement and routing at each stage.

ALIGN has been applied to a wide range of design types: low-frequency components (analog-to-digital converters (ADCs), amplifiers, and filters); wireline components (e.g., VCOs, equalizers), RF components (e.g., mixers, filters, receivers); and power delivery circuits (e.g., capacitor- and inductor-based DC-to-DC converters). It is demonstrated to perform design commercial FinFET (e.g., 16nm, 12nm, 5nm) and bulk nodes (e.g., 130nm, 65nm, 40nm). The layout capabilities of ALIGN have been leveraged in other efforts for automatically generating VCO layouts [30] and to build memory arrays in collaboration with the FASoC project [31,32]. On a recent 65nm chip tapeout of a MIMO receiver, the ALIGN-generated layout was demonstrated to be 39% smaller than a manually-generated layout, with similar performance.

Xun Jiao.

AE for What is

Muhammad Shafique,

AE for What is

Rajsaktish Sankaranarayanan,

AE for Researcher spotlight

Xin Zhao,

AE for Paper submission

**Ying Wang**,

AE for Technical activities

## Paper Deadlines

## HOST'23 – IEEE Int'l Symposium on Hardware-Oriented Security and Trust

San Jose, CA Deadline: Jan 16, 2023 (Winter Submission) May 1-4, 2023 http://www.hostsymposium.org

### FCCM' 23 - IEEE International Symposium On Field-Programmable Custom Computing Machines

Los Angeles, CA Deadline: Jan 16, 2023 (Abstracts due: Jan 9, 2023) https://www.fccm.org/

## DAC'23 – Design Automation Conference

San Francisco, CA Engineering Tracks Deadline: Jan. 17, 2023 July 19-13, 2023 http://www.dac.com/

#### References

- [1] R. Harjani et al., "OASYS: A framework for analog circuit synthesis," TCAD, vol. 8, pp. 1247–1266, Dec. 1989.
- [2] J. Cohn et al., "KOAN/ANAGRAM II: New tools for device-level analog placement and routing," JSSC, vol. 26, pp. 330–342, Mar. 1991.
- [3] H. E. Graeb, ed., Analog Layout Synthesis: A Survey of Topological Approaches, New York, NY: Springer, 2010.
- [4] R. A. Rutenbar, G. G. E. Gielen, and A. Antao, Computer-Aided Design of Analog Integrated Circuits and Systems, Piscataway, NJ: IEEE Press, 2002.
- [5] R. Martins et al., "LAYGEN II—Automatic layout generation of analog integrated circuits," TCAD, vol. 3, pp. 1641–1654, Oct. 2013.
- [6] M. Eick et al., "Comprehensive generation of hierarchical placement rules for analog integrated circuits," TCAD, vol. 30, pp. 180–193, Feb. 2011.
- [7] T. Massier, H. Graeb, and U. Schlichtmann, "The sizing rules method for CMOS and bipolar analog integrated circuit synthesis," TCAD, vol. 27, pp. 2209–2222, Dec. 2008.
- [8] H.-C. Ou et al., "Simultaneous analog placement and routing with current flow and current density considerations," DAC, 2013.

[9]

https://community.cadence.com/cadence\_blogs\_8/b/cic/posts/virtuosity-doing-la yout-in-a-row-based-environment

- [10] K. Kunal et al., "GANA: Graph convolutional network based automated netlist annotation for analog circuits," DATE, 2020.
- [11] K. Kunal et al., "A general approach for identifying hierarchical symmetry constraints for analog circuit layout," ICCAD, 2020.
- [12] Y. Li et al., "A customized graph neural network model for guiding analog IC placement," ICCAD, 2020.
- [13] Y. Li et al., "Exploring a Machine Learning Approach to Performance Driven Analog IC Placement, ISVLSI, 2020.
- [14] M. Liu et al., "S3DET: Detecting system symmetry constraints for analog circuits with graph similarity," ASPDAC, 2020.
- [15] Y. Li et al., "A Circuit Attention Network-Based Actor-Critic Learning Approach to Robust Analog Transistor Sizing," MLCAD, 2021.
- [16] X. Gao et al., "Layout symmetry annotation for analog circuits with graph neural networks," ASPDAC, 2021.
- [17] K. Settaluri and E. Fallon, "Fully automated analog sub-circuit clustering with graph convolutional neural networks," DATE, 2020.
- [18] "ALIGN: Analog layout, intelligently generated from netlists," https://github.com/ALIGN-analoglayout/ALIGN-public
- [19] K. Kunal et al., "ALIGN: Open-source analog layout automation from the ground up," DAC, 2019.
- [20] T. Dhar et al., "ALIGN: A system for automating analog layout," IEEE Design & Test, Vol. 38, pp. 8–18, Apr. 2021.
- [21] B. Xu et al., "MAGICAL: Toward fully automated analog ic layout leveraging human and machine intelligence," ICCAD, 2019.
- [22] I. Abel et al., "A functional block decomposition method for automatic op-amp design," Integration, vol. 85, pp. 108-120, 2022.

### ICDCS'23 - IEEE Int'l Conference on Distributed Computing Systems

Hong Kong, China Deadline: Jan 21, 2023 (Abstracts due: Jan 14, 2023) Jul 18 - 21, 2023 https://www.icdcs.org/

#### GLSVLSI'23 – ACM Great Lakes Symposium on VLSI

Knoxville, TN Deadline: Feb. 6, 2023 June 5-7, 2023 http://www.glsvlsi.org

#### ISVLSI'22 - IEEE Computer Society Annual Symposium on VLSI

Iguana Falls, Brazil Deadline: Feb 23, 2023 June 20 - 23, 2023 http://www.ieee-isvlsi.org

## Upcoming Conferences

## FPT'22 - Int'l Conference on Field-Programmable Technology

Hybrid: Hong Kong, China Dec 5-9, 2022 http://icfpt.org

### HiPC'22 – IEEE Int'l Conference on High Performance Computing, Data, And Analytics

Bangalore, India Dec 18-21, 2022 http://www.hipc.org [23] I. Abel et al., "A Hierarchical Performance Equation Library for Basic Op-Amp Design, "TCAD, vol. 41, pp. 1976–1989, Jul. 2022.

[24] N. Karmokar et al., "Common-Centroid Layout for Active and Passive Devices: A Review and the Road Ahead," ASPDAC, 2022.

[25] F. Burcea et al., "A new chessboard placement and sizing method for capacitors in a charge-scaling DAC by worst-case analysis of nonlinearity," TCAD, vol. 35, pp. 1397–1410, Sep. 2015.

[26] A. K. Sharma et al., "Common-centroid layouts for analog circuits: Advantages and limitations," DATE, 2021.

[27] A. K. Sharma et al., "Performance-aware common-centroid placement and routing of transistor arrays in analog circuits," ICCAD, 2021.

[28] M. P.-H. Lin et al., "Parasitic-aware common-centroid binary-weighted capacitor layout generation integrating placement, routing, and unit capacitor sizing," TCAD, vol. 36, pp. 1274–1286, Aug. 2017.

[29] N. Karmokar et al., "Constructive common-centroid placement and routing for binary-weighted capacitor Arrays," DATE, 2022.

[30] J. Liu et al., "From Specification to Silicon: Towards Analog/Mixed-Signal Design Automation using Surrogate NN Models with Transfer Learning," ICCAD, 2021.

[31] T. Ajayi et al., "An open-source framework for autonomous SoC designwith analog block generation," VLSI-SOC, 2020.

[32] S. Kamineni et al., "MemGen: An open-source framework for autonomous generation of memory macros," CICC, 2021.

## SIGDA Awards

1. IEEE/ACM William J. McCalla ICCAD Best Paper Awards @ ICCAD 2022

## https://iccad.com/wp-content/uploads/sites/72/2022/11/ICCAD 20 22 Virtual-Program V11.pdf

Back-end: Session 1D: SpecPart: A Supervised Spectral
 Framework for Hypergraph Partitioning Solution Improvement

Awardee: Ismail Bustany (AMD), Andrew Kahng (UCSD), Ioannis Koutis (New Jersey Institute of Technology), Bodhisatta Pramanik (Iowa State University), Zhiang Wang (University of California San Diego)

 Front-end: Session 5D: Attack Directories on ARM big.LITTLE Processors

#### iSES'22 – IEEE Int'l Symposium on Smart Electronic Systems

Warangal, India Dec 19-21, 2022 http://www.ieee-ises.org

## VLSID'23 – International Conference on VLSI Design & International Conference on Embedded Systems

Novotel, HICC, Hyderabad Jan 8 - 12, 2023 https://vlsid.org/

## ASP-DAC'23 - Asia and South Pacific Design Automation Conference

Miraikan, Tokyo, Japan Jan 16-19, 2023 http://www.aspdac.com

### HiPEAC'23: Int'l Conference on High Performance Embedded Architectures & Compilers

Toulouse, France Jan 16-18, 2022 https://www.hipeac.net/2023/toulo use/

### FPGA'23 – ACM/SIGDA Int'l Symposium on Field-Programmable Gate Arrays

Monterey, CA Feb 12 - 14, 2023 http://www.isfpga.org

## ISSCC'23 – IEEE Int'l Solid-State Circuits Conference

San Francisco, CA Feb 19-23, 2023 http://isscc.org

## DATE'23 - Design Automation and Test in Europe

Antwerp, Belgium Mar 17-19, 2023 http://www.date-conference.com

ISPD'23 - ACM Int'l Symposium on

Awardee: Zili Kou (Hong Kong University of Science and Technology), Sharad Sinha (Indian Institute of Technology Goa), Wenjian He (Hong Kong University of Science and Technology), Wei Zhang (Hong Kong University of Science and Technology)

## 2. IEEE/ACM William J. McCalla ICCAD Best Paper Award Nominations @ ICCAD 2022

#### https://iccad.com/wp-content/uploads/sites/72/2022/11/ICCAD\_20 22 Virtual-Program V11.pdf

 Front-end: Session 8D: Logic Synthesis for Digital In-Memory Computing

Awardee: Muhammad Rashedul Haq Rashed (University of Central Florida), Sumit Kumar Jha (University of Texas at San Antonio), Rickard Ewetz (University of Central Florida)

 Front-end: Session 7D: ObfuNAS: A Neural Architecture Search-based DNN Obfuscation Approach

Awardee: Tong Zhou (Northeastern University), Shaolei Ren (UC Riverside), Xiaolin Xu (Northeastern University)

 Back-end: Session 11B: DeePEB: A Neural Partial Differential Equation Solver for Post Exposure Baking Simulation in Lithography

Awardee: Qipan Wang (Peking University), Xiaohan Gao (Peking University), Yibo Lin (Peking University), Runsheng Wang (Peking University), Ru Huang (Peking University)

 Back-end: Session 7A: TransSizer: A Novel Transformer-Based Fast Gate Sizer

Awardee: Siddhartha Nath (NVIDIA Corp), Geraldo Pradipta (NVIDIA Corp), Corey Hu (NVIDIA Corp), Tian Yang (NVIDIA Corp), Brucek Khailany (NVIDIA), Haoxing Ren (NVIDIA Corporation)

3. William J. McCalla ICCAD Ten Year Retrospective Most Influential Paper Award @ ICCAD 2022

### https://iccad.com/wp-content/uploads/sites/72/2022/11/ICCAD\_20 22 Virtual-Program V11.pdf

On reconfiguration-oriented approximate adder design and its application

Awardee: Rong Ye (The Chinese University of Hong Kong), Ting Wang (The Chinese University of Hong Kong), Feng Yuan (The Chinese

#### **Physical Design**

Virtual Conference Mar 26 - 29, 2023 http://www.ispd.cc

## ISQED'23 - Int'l Symposium on Quality Electronic Design

San Francisco, CA April 5-7, 2023 http://www.isqed.org

## ISCAS'23 – IEEE Int'l Symposium on Circuits and Systems

Monterey, CA May 21 - 25, 2023 http://iscas2023.org

## RTAS'23 - IEEE Real-Time and Embedded Technology and Applications Symposium

San Antonio, Texas May 9-12, 2023 http://2023.rtas.org University of Hong Kong), Rakesh Kumar (University of Illinois at Urbana-Champaign), Qiang Xu (The Chinese University of Hong Kong)

In 2013 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 48-54. IEEE, 2013. The award is given to the paper judged to be the most influential on research and industry practice in computeraided design of integrated circuits over the ten years since its original appearance at ICCAD. The awards are jointly sponsored by IEEE Council on Electronic Design Automation (IEEE CEDA) and the ACM Special Interest Group on Design Automation (ACM SIGDA).

4. 2022 IEEE CEDA Ernest S. Kuh Early Career Award @ ICCAD 2022

https://iccad.com/wp-content/uploads/sites/72/2022/11/ICCAD\_20 22 Virtual-Program V11.pdf

Bei Yu (The Chinese University of Hong Kong) For contributions to machine learning in physical design and Design for Manufacturability

5. 2022 IEEE CEDA Outstanding Service Recognition @ ICCAD 2022

https://iccad.com/wp-content/uploads/sites/72/2022/11/ICCAD\_20 22 Virtual-Program V11.pdf

Rolf Drechsler (University of Bremen) For outstanding service to the EDA community as ICCAD General Chair in 2021

## **Notice to authors**

By submitting your article for distribution in this Special Interest Group publication, you hereby grant to ACM the following non-exclusive, perpetual, worldwide rights: to publish in print on condition of acceptance by the editor; to digitize and post your article in the electronic version of this publication; to include the article in the ACM Digital Library and in any Digital Library related services; and to allow users to make a personal copy of the article for noncommercial, educational or research purposes. However, as a contributing author, you retain copyright to your article and ACM will refer requests for republication directly to you.

This ACM/SIGDA E-NEWSLETTER is being sent to all persons on the ACM/SIGDA mailing list. To unsubscribe, send an email to listserv@listserv.acm.org with "signoff sigda-announce" (no quotes) in the body of the message. Please make sure to send your request from the same email as the one by which you are subscribed to the list.

To renew your ACM SIGDA membership, please visit http://www.acm.org/renew or call between the hours of 8:30am to 4:30pm EST at +1-212-626-0500 (Global), or 1-800-342-6626 (US and Canada). For any questions, contact acmhelp@acm.org.