### **Memory Technology**

Erik Hagersten Uppsala University, Sweden eh@it.uu.se



#### Main memory characteristics

## Performance of main memory (from 3<sup>rd</sup> Ed... faster today)

- Access time: time between address is latched and data is available (~50ns)
- ★ Cycle time: time between requests (~100 ns)
- Total access time: from Id to REG valid (~150ns)
- Main memory is built from *DRAM*: Dynamic RAM
- 1 transistor/bit ==> more error prune and slow
- Refresh and precharge
- Cache memory is built from SRAM: Static RAM
  - about 4-6 transistors/bit



### **DRAM** organization



- The address is multiplexed Row/Address Strobe (RAS/CAS)
- "Thin" organizations (between x16 and x1) to decrease pin load
- Refresh of memory cells decreases bandwidth
- Bit-error rate creates a need for error-correction (ECC)



## **SRAM** organization



- Address is typically not multiplexed
- Each cell consists of about 4-6 transistors
- Wider organization (x18 or x36), typically few chips
- Often parity protected (ECC becoming more common)



#### **Error Detection and Correction**

#### Error-correction and detection

- E.g., 64 bit data protected by 8 bits of ECC
  - Protects DRAM and high-availability SRAM applications
  - Double bit error detection ("crash and burn")
  - Chip kill detection (all bits of one chip stuck at all-1 or all-0)
  - Single bit correction
  - Need "memory scrubbing" in order to get good coverage

#### **Parity**

- E.g., 8 bit data protected by 1 bit parity
  - Protects SRAM and data paths
  - Single-bit "crash and burn" detection
  - Not sufficient for large SRAMs today!!



#### **Correcting the Error**

- Correction on the fly by hardware
  - no performance-glitch
  - great for cycle-level redundancy
  - fixes the problem for now...
- Trap to software
  - correct the data value and write back to memory
- Memory scrubber
  - kernel process that periodically touches all of memory



#### Improving main memory performance



- Page-mode => faster access within a small distance
- Improves bandwidth per pin -- not time to critical word
- Single wide bank improves access time to the complete CL
- Multiple banks improves bandwidth



#### **Newer kind of DRAM...**

- SDRAM (5-1-1-1 @100 MHz)
  - Mem controller provides strobe for next seq. access
- DDR-DRAM  $(5-\frac{1}{2}-\frac{1}{2}-\frac{1}{2})$ 
  - Transfer data on both edges
- RAMBUS
  - Fast unidirectional circular bus
  - Split transaction addr/data
  - Each DRAM devices implements RAS/CAS/refresh... internally
- CPU and DRAM on the same chip?? (IMEM)...



# Newer DRAMs ... (Several DRAM arrays on a die)



| Name      | Clock rate<br>(MHz) | BW<br>(GB/s per<br>DIMM) |
|-----------|---------------------|--------------------------|
| DDR-260   | 133                 | 2,1                      |
| DDR-300   | 150                 | 2,4                      |
| DDR2-533  | 266                 | 4,3                      |
| DDR2-800  | 400                 | 6,4                      |
| DDR3-1066 | 533                 | 8,5                      |
| DDR3-1600 | 800                 | 12,8                     |



# Modern DRAM (1)



AVDARK 2011

From AnandTech: (DIMM)

Everything You Always Wanted to Know About SDRAM: But Were Afraid to Ask

http://www.anandtech.com/show/3851/everything-you-always-wanted-to-know-about-sdram-memory-but-were-afraid-to-ask



## Timing "page hit"



Figure 6. Page-hit timing (with precharge and subsequent bank access)

AVDARK 2011

#### From AnandTech:

**Everything You Always Wanted to Know About SDRAM: But Were Afraid to Ask** 

http://www.anandtech.com/show/3851/everything-you-always-wanted-to-know-about-sdram-memory-but-were-afraid-to-ask



## Timing "page miss"



Figure 8. Page-miss timing

AVDARK 2011

#### From AnandTech:

**Everything You Always Wanted to Know About SDRAM: But Were Afraid to Ask** 

http://www.anandtech.com/show/3851/everything-you-always-wanted-to-know-about-sdram-memory-but-were-afraid-to-ask



#### **The Endian Mess**



## Virtual Memory System

Erik Hagersten
Uppsala University, Sweden
eh@it.uu.se



## **Physical Memory**







#### Virtual and Physical Memory





#### **Translation & Protection**

Virtual Memory



AVDARK 2011 Context B

Context A



## Virtual memory — parameters Compared to first-level cache parameters

- Replacement in cache handled by HW. Replacement in VM handled by SW
- VM hit latency very low (often zero cycles)
- VM miss latency huge (several kinds of misses)
- Allocation size is one "page" 4kB and up)

| Parameter         | First-level cache   | Virtual memory            |
|-------------------|---------------------|---------------------------|
| Block (page) size | 16-128 bytes        | 4K-64K bytes              |
| Hit time          | 1-2 clock cycles    | 40-100 clock cycles       |
| Miss penalty      | 8-100 clock cycles  | 700K-6000K clock cycles   |
| (Access time)     | (6-60 clock cycles) | (500K-4000K clock cycles) |
| (Transfer time)   | (2-40 clock cycles) | (200K-2000K clock cycles) |
| Miss rate         | 0.5%-10%            | 0.00001%-0.001%           |
| Data memory size  | 16 Kbyte - 1 Mbyte  | 16 Mbyte - 8 Gbyte        |
|                   |                     |                           |



#### VM: Block placement

Where can a block (page) be placed in main memory? What is the organization of the VM?

- The high miss penalty makes SW solutions to implement a fully associative address mapping feasible at page faults
- A page from disk may occupy any pageframe in PA
- Some restriction can be helpful (page coloring)





#### **VM:** Block identification

#### Use a page table stored in main



- Suppose 8 Kbyte pages, 48 bit virtual address
- Page table occupies  $2^{48}/2^{13*}$  4B =  $2^{37}$  = 128GB!!!

#### Solutions:

- Only one entry per <u>physical</u> page is needed
- Multi-level page table (dynamic)
- Inverted page table (~hashing)



#### **Address translation**

Multi-level table: The Alpha 21064 (

Segment is selected by bit 62 & 63 in addr.



Kernel segment
Used by OS.
Does not use
virtual memory.

<u>User segment 1</u> Used for stack.

Used for instr. & static data & heap





#### **Protection mechanisms**

The address translation mechanism can be used to provide memory protection:

- Use protection attribute bits for each page
- Stored in the page table entry (PTE) (and TLB...)
- Each physical page gets its own per process protection
- Violations detected during the address translation cause exceptions (i.e., SW trap)
- Supervisor/user modes necessary to prevent user processes from changing e.g. PTEs



#### Fast address translation

How can we avoid three extra memory references for each original memory reference?

 Store the most commonly used address translations in a cache—*Translation Look-aside Buffer* (TLB)

==> The caches rears their ugly faces again!





#### Do we need a fast TLB?

- Why do a TLB lookup for every L1 access?
- Why not cache virtual addresses instead?
  - Move the TLB on the other side of the cache
  - It is only needed for finding stuff in Memory anyhow
  - The TLB can be made larger and slower or can it?





#### **Aliasing Problem**

## The same physical page may be accessed using different virtual addresses

- A virtual cache will cause confusion -- a write by one process may not be observed
- Flushing the cache on each process switch is slow (and may only help partly)
- =>VIPT (VirtuallyIndexedPhysicallyTagged) is the answer
  - Direct-mapped cache no larger than a page
  - No more sets than there are cache lines on a page + logic
  - Page coloring can be used to guarantee correspondence between more PA and VA bits (e.g., Sun Microsystems)



## Virtually Indexed Physically Tagged = VIPT



Have to guarantee that all aliases have the same index

- \* L1\_cache\_size < (page-size \* associativity)</pre>
- Page coloring can help further



#### Putting it all together: VIPT

Cache: 8kB, 2-way, CL=32B, word=4B, page =4kB

TLB: 32 entries, 2-way





#### What is the capacity of the TLB

Typical TLB size = 0.5 - 2kB

Each translation entry 4 - 8B ==> 32 - 500 entries

Typical page size = 4kB - 16kB

TLB-reach = 0.1MB - 8MB

#### FIX:

- Multiple page sizes, e.g., 8kB and 8 MB
- TSB -- A direct-mapped translation in memory as a "second-level TLB"



#### VM: Page replacement

Most important: *minimize number of page faults* 

#### Page replacement strategies:

- FIFO—First-In-First-Out
- LRU—Least Recently Used
- Approximation to LRU
  - Each page has a *reference bit* that is set on a reference
  - The OS periodically resets the reference bits
  - When a page is replaced, a page with a reference bit that is not set is chosen



#### So far...





#### Adding TSB (software TLB cache)





#### VM: Write strategy

Write back or Write through?

- Write back!
- Write through is impossible to use:
  - Too long access time to disk
  - The write buffer would need to be prohibitively large
  - The I/O system would need an extremely high bandwidth



#### VM dictionary

Virtual Memory System

The "cache" languge

Virtual address

~Cache address

Physical address

~Cache location

Page

~Huge cache block

Page fault

~Extremely painfull \$miss

Page-fault handler

~The software filling the \$

Page-out

Write-back if dirty



### Caches Everywhere...

- D cache
- I cache
- L2 cache
- L3 cache
- ITLB
- DTLB
- TSB
- Virtual memory system
- Branch predictors
- Directory cache

**...** 

# **Exploring the Memory of a Computer System**

Erik Hagersten
Uppsala University, Sweden
eh@it.uu.se



#### Micro Benchmark Signature

```
for (times = 0; times < Max; times++) /* many times*/
for (i=0; i < ArraySize; i = i + Stride)
  dummy = A[i]; /* touch an item in the array */</pre>
```

Measuring the averge access time to memory, while varying ArraySize and Stride, will allow us to reverse-engineer the memory system. (need to turn off HW prefetching...)



### Micro Benchmark Signature

```
for (times = 0; times < Max; times++) /* many times*/
for (i=0; i < ArraySize; i = i + Stride)
  dummy = A[i]; /* touch an item in the array */</pre>
```



AVDARK 2011

Stride(bytes)



## Stepping through the array

```
for (times = 0; times < Max; times++) /* many times*/</pre>
  for (i=0; i < ArraySize; i = i + Stride)</pre>
    dummy = A[i]; /* touch an item in the array */
                    Array Size = 16, Stride=4
                    Array Size = 16, Stride=8...
()
                                    Array Size = 32, Stride=4...
                                    Array Size = 32, Stride=8...
```



### Micro Benchmark Signature

```
for (times = 0; times < Max; time++) /* many times*/
for (i=0; i < ArraySize; i = i + Stride)
  dummy = A[i]; /* touch an item in the array */</pre>
```





#### **Micro Benchmark Signature**

for (times = 0; times < Max; time++) /\* many times\*/</pre> for (i=0; i < ArraySize; i = i + Stride)dummy = A[i]; /\* touch an item in the array \*/ Mem+TLBmiss ArraySize=8MB 256 K L2\$+TLBmiss 128 K ArraySize=512kB 32 K 400 16 K Mem=300ns ArraySize=32kB-256kB 200 L2\$hit=40ns ArraySize=16kB L1\$ hit 16 K 64 K 256 K Page (bytes) L2\$ block L1\$ block ==> #TLB entries = 32-64 size=8k size=16B size=64B (56 normal+8 large)
© Erik Hagersten| http://user.it.uu.se/~eh 40 Dept of Information Technology www.it.uu.se



### Twice as large L2 cache ???

```
for (times = 0; times < Max; time++) /* many times*/
for (i=0; i < ArraySize; i = i + Stride)
  dummy = A[i]; /* touch an item in the array */</pre>
```





### Twice as large TLB...

```
for (times = 0; times < Max; time++) /* many times*/
for (i=0; i < ArraySize; i = i + Stride)
  dummy = A[i]; /* touch an item in the array */</pre>
```



## **Optimizing for Multicores**

Erik Hagersten
Uppsala University, Sweden
eh@it.uu.se



## Optimizing for the memory system: What is the potential gain?

- Latency difference L1\$ and mem: ~50x
- Bandwidth difference L1\$ and mem: ~20x
- Execute from L1\$ instead from mem ==> 50-150x improvement
- At least a factor 2-4x is within reach





#### **Optimizing for cache performance**

- Keep the active footprint small
- Use the entire cache line once it has been brought into the cache
- Fetch a cache line prior to its usage
- Let the CPU that already has the data in its cache do the job
- **.**..



## Final cache lingo slide

- Miss ratio: What is the likelihood that a memory access will miss in a cache?
- **Miss rate:** D:o per time unit, e.g. per-second, per-1000-instructions
- Fetch ratio/rate\*): What is the likelihood that a memory access will cause a fetch to the cache [including HW prefetching]
- Fetch utilization\*): What fraction of a cacheline was used before it got evicted
- Writeback utilization\*): What fraction of a cacheline written back to memory contains dirty data
- Communication utilization\*): What fraction of a communicated cacheline is ever used?

AVDARK 2011 \*) This is Acumem-ish language



## What can go Wrong? A Simple Example...

Perform a diagonal copy 10 times





## **Example: Loop order**

```
//Optimized Example A
for (i=1; i<N; i++) {
  for (j=1; j<N; j++) {
    A[i][j]= A[i-1][j-1];
  }
```



#### //Unoptimized Example A

```
for (j=1; j<N; j++) {
  for (i=1; i<N; i++) {
    A[i][j] = A[i-1][j-1];
  }
}
```





## Performance Difference: Loop order



**Demo Time!** 

**ThreadSpotter** 



#### **Example 1: The Same Application Optimized**



#### Optimization can be rewarding, but costly...

- Require expert knowledge about MC and architecture
- Weeks of wading through performance data

→This fix required one line of code to change



## **Example: Sparse data usage**

```
//Optimized Example A

for (i=1; i<N; i++) {

   for (j=1; j<N; j++) {

       A_d[i][j]= A_d[i-1][j-1];
   }
}
```



```
//Unoptimized Example A

for (i=1; i<N; i++) {

   for (j=1; j<N; j++) {

       A[i][j].d = A[i-1][j-1].d;
   }
}
```





## Performance Difference: Sparse Data



AVDARK 2011 **Array side** 



#### **Example 2: The Same Application Optimized**



Looks like a perfect scalable application! Are we done?

→ Duplicate one data structure

**Demo Time!** 

<u>Cigar</u> <u>Original code</u>



#### **Example: Sparse data allocation**

```
sparse_rec sparse [HUGE];

for (int j = 0; j < HUGE; j++)
{
    sparse[j].a = 'a'; sparse[j].b = 'b'; sparse[j].c = 'c'; sparse[j].d = 'd'; sparse[j].e = 'e';
    sparse[j].f1 = 1.0; sparse[j].f2 = 1.0; sparse[j].f3 = 1.0; sparse[j].f4 = 1.0; sparse[j].f5 = 1.0;
}</pre>
```



```
struct sparse_rec
{

// size 80B
char a;
double f1;
char b;
double f2;
char c;
double f3;
char d;
double f4;
char e;
double f5;
};
```

```
struct dense_rec
{
    //size 48B
    double f1;
    double f2;
    double f3;
    double f4;
    double f5;
    char a;
    char b;
    char c;
    char d;
    char e;
};
```



## **Loop Merging**

```
/* Unoptimized */
for (i = 0; i < N; i = i + 1)
    for (j = 0; j < N; j = j + 1)
        a[i][j] = 2 * b[i][j];
for (i = 0; i < N; i = i + 1)
    for (j = 0; j < N; j = j + 1)
        c[i][j] = K * b[i][j] + d[i][j]/2

/* Optimized */
for (i = 0; i < N; i = i + 1)
    for (j = 0; j < N; j = j + 1)
        a[i][j] = 2 * b[i][j];
        c[i][j] = K * b[i][j];</pre>
```



## Padding of data structures



Generic Cache:





## Padding of data structures



Generic Cache:





## **Blocking**

```
/* Unoptimized ARRAY: x = y * z */
for (i = 0; i < N; i = i + 1)
    for (j = 0; j < N; j = j + 1)
        {r = 0;
        for (k = 0; k < N; k = k + 1)
            r = r + y[i][k] * z[k][j];
        x[i][j] = r;
    };</pre>
```









## **Blocking**

```
/* Optimized ARRAY: X = Y * Z */
for (jj = 0; jj < N; jj = jj + B)
for (kk = 0; kk < N; kk = kk + B)
for (i = 0; i < N; i = i + 1)
  for (j = jj; j < min(jj+B,N); j = j + 1)
       {r = 0;}
        for (k = kk; k < min(kk+B,N); k = k + 1)
               r = r + y[i][k] * z[k][j];
        x[i][j] += r;
       };
                                                 First block
     Partial solution
                                                          Second block
X:
                      Y:
                                             k
```



#### **Blocking: the Movie!**

```
/* Optimized ARRAY: X = Y * Z */
        for (jj = 0; jj < N; jj = jj + B)
                                                              /* Loop 5 */
        for (kk = 0; kk < N; kk = kk + B)
                                                              /* Loop 4 */
                                                              /* Loop 3 */
        for (i = 0; i < N; i = i + 1)
           for (j = jj; j < min(jj+B,N); j = j + 1)
                                                              /* Loop 2 */
                {r = 0;}
                 for (k = kk; k < min(kk+B,N); k = k + 1) /* Loop 1 */
                       r = r + y[i][k] * z[k][j];
                 x[i][i] += r;
                                                             Second block
                };
Partial solution
                                                     First block
                                  kk+B
                              kk
                                                kk+F
                                       k
```

60

AVDARK 2011

Dept of Information Technology www.it.uu.se

© Erik Hagersten| http://user.it.uu.se/~eh



## **SW Prefetching**

```
/* Unoptimized */
for (j = 0; j < N; j++)
    for (i = 0; i < N; i++)
        x[j][i] = 2 * x[j][i];

/* Optimized */
for (j = 0; j < N; j++)
    for (i = 0; i < N; i++)
        PREFETCH x[j+1][i]
        x[j][i] = 2 * x[j][i];</pre>
```

(Typically, the HW prefetcher will successfully prefetch sequential streams)



#### **Cache Waste**

```
/* Unoptimized */
for (s = 0; s < ITERATIONS; s++){
  for (j = 0; j < HUGE; j++)
       x[j] = x[j+1]; /* will hog the cache but not benefit*/
  for (i = 0; i < SMALLER THAN CACHE; i++)
       y[i] = y[i+1]; /* will be evicted between usages /*
/* Optimized */
for (s = 0; s < ITERATIONS; s++){}
  for (j = 0; j < HUGE; j++) {
       PREFETCH NT x[j+1] /* will be installed in L1, but not L3 (AMD) */
        x[j] = x[j+1];
  for (i = 0; I < SMALLER THAN CACHE; i++)
       y[i] = y[i+1]; /* will always hit in the cache*/
```

AVDARK 2011

→ Also important for single-threaded applications if they are co-scheduled and share cache with other applications.



201

0,2

AMD Opteron

bzip2

Libquantum

#### Categorize and avoiding cache waste



Geom mean

**LBM** 



## Example: Hints to avoid cache pollution (non-temporal prefetches)







## Some performance tools

#### **Free licenses**

- Oprofile
- GNU: gprof
- AMD: code analyst
- Google performance tools
- Virtual Inst: High Productivity Supercomputing (<u>http://www.vi-hps.org/tools/</u>)

#### Not free

- Intel: Vtune and many more
- ThreadSpotter (of course<sup>©</sup> )
- HP: Multicore toolkit (some free, some not)

# Commercial Break: ThreadSpotter

Erik Hagersten Uppsala University, Sweden eh@it.uu.se



## **ThreadSpotter**<sup>TM</sup>

#### Source:

C, C++, Fortran, OpenMP...







Applications Places System 

Applications Pla



#### **A One-Click Report Generation**













# **Resource Sharing Example**

#### Libquantum

A quantum computer simulation
Widely used in research (download from: <a href="http://www.libquantum.de/">http://www.libquantum.de/</a>)
4000+ lines of C, fairly complex code.
Runs an experiment in ~30 min

#### Throughput improvement:





# **Utilization Analysis**

#### Libquantum



### SlowSpotter's First Advice: Improve Utilization

- → Change one data structure
  - Involves ~20 lines of code
  - Takes a non-expert 30 min



# **Utilization Analysis**

#### Libquantum



### SlowSpotter's First Advice: Improve Utilization

- → Change one data structure
  - Involves ~20 lines of code
  - Takes a non-expert 30 min



# **After Utilization Optimization**

#### Libquantum





# **Utilization Optimization**



### Two positive effects from better utilization

- 1. Each fetch brings in more useful data → lower fetch rate
- 2. The same amount of useful data can fit in a smaller cache → shift left



# Reuse Analysis

#### Libquantum



#### **Utilization + Fusion Optimization**

```
toffoli(huge_data, ...)
cnot(huge_data, ...

...
fused_toffoli_cnot(huge_data,...)
...
```

### **Second-Fifth SlowSpotter Advice: Improve reuse of data**

- → Fuse functions traversing the same data
  - Here: four fused functions created
  - Takes a non-expert < 2h</li>



# **Effect: Reuse Optimization**

SPEC CPU2006-462.libquantum



- The miss in the second loop goes away
- Still need the same amount of cache to fit "all data"



## **Utilization + Reuse Optimization**

#### Libquantum



- Fetch rate down to 1.3% for 2MB
- Same as a 32 MB cache originally



# Summary

### Libquantum







Research Center

- Uppsala Programming for Multicore Architecture Center
- 62 MSEK grant / 10 years [\$9M/10y] + related additional grants at UU = 130MSEK
- Research areas:
- **Erik: \* Performance modeling** 
  - New parallel algorithms
  - Scheduling of threads and resources
  - Testing & verification
  - Language technology
  - MC in wireless and sensors





2011

### **Great but Slow Insight: Simulation**

Slowdown:  $\approx 10 - 1000x$ 





### **Limited Insight: Hardware Counters**

Slowdown: ≈ 0%



AVDARK 2011 Insight: "Instruction X misses Y% of the time in the cache" Architecturally dependent (!!)



## StatCache: Insight and Efficiency

Slowdown 10% (for long-running applications)





# **UART: Efficient sparse sampling**



- 1.Use HW counter overflow to randomly select accesses to sample (e.g. ~on avergage every 1.000.000th access)
- 2. Set a watchpoint for the data cacheline they touch
- 3. Use HW counters to count #memory accesses until watchpoint trap
- → Sampling Overhead ~17% (10% at Acumem for long-running apps)

(Modeling with math < 100ms)



# Fingerprint ≈ Sparse reuse distance histogram





### Modeling random caches with math

(Assumtion: "Constant" MissRatio)
rd<sub>i</sub>=5





#### Assuming a fully associative cache



The cacheline A

AVDARK
a cache with

cachelines

(1 - 1/L) chance that A survives

 $(1 - 1/L)^R$  chance that A survives



### Modeling random caches with math

(Assumtion: "Constant" MissRatio)



n samples: MissRatio \* n =  $\sum_{i=0}^{n} (rd(i) * MissRatio)$ 

Can be solved in a "fraction of a second" for different L



# Accuracy: Simulation vs. "math" (Random replacement)

Comparing simulation (w/ slowdown 100x) and math ("fractions of a second")





### Modeling LRU Caches: Stack distance...



If we know all reuses: How many of the reuses 2-6 go beyond *End*? Answer: 3

Stack\_distance = 
$$\sum_{k=\text{Start}}^{\text{End}} [d(i) > (\text{End} - k + 2)]$$

AVDARK 2011

Foreach sample: if (Stack\_distance > L) miss++ else hit++

Pept of Information Technology | www.it.uu.se | Pept of Information Technology | Pept of Information Technology



### But we only know a few reuse distances...



Assume that the distribution (aka histogram) of sampled reuses is representative for all accesses in that "time window"

Est\_SD = 
$$\sum_{k=\text{Start}}^{\text{End}} p[d(i) > (\text{End - k})]$$



### **All SPEC 2006**





# Architecturally independent!

The fingerprint does not depend on the caches of the host architecture

Solve the equation for different targer architecture:

- Cache sizes
- Cacheline sizes
- Replacement algorithms {LRU, RND}
- Cache topology



## In a nutshell

 Sampling: Randomly select windows, and collect sparse reuse histograms from each window



2. Use histogram as input to model behavior of target arch.





## **Acumem Advice Heuristics**

Sequential HW prefetching is modeled using math. Successful HW prefetches are only report in Bandwidth Issues.

Special heuristics have been designed to analyze the fingerprint to also tell the reason for cache misses