## Detailed explanation:

All changes related to the new instruction are tagged with comment: // ADDIUPC in the soft-core. We must perform the following actions:

• Inhibit "Reserved Instruction Exception":

```
Change:
```

```
assign maj_ri_e = ... (mpc_ir_e[31:28] == 4'b011_0) ||
For:
assign maj_ri_e = ...
((mpc_ir_e[31:28] == 4'b011_0) && (mpc_ir_e[27:26] != 2'b00)) || // ADDIUPC
```

- Change signals:
  - alu\_sel\_e: This signal is registered to the next stage through the Main Pipeline Registers. Then, at m14k\_edp, when it is 1, it selects the ALU for output at the M-Stage.
     Set this signal to 1 when an addiupc is found:

```
((mpc_ir_e[31:26] == 6'o30)) || // ADDIUPC
```

 maj\_vd\_e: This signal controls the RF write strobe at A/W-Stage. Set to 1 when addiupc found:

```
((mpc ir e[31:26] == 6'o30)) || // ADDIUPC
```

- New signal:
  - addiupc\_instr. Set to 1 when addiupc found:

```
assign\ addiupc\_instr = (mpc\_ir\_e[31:26] == 6'o30);
```

Change signal dest\_e based on the new signal: We must select Rs as
 Destination Register:

```
assign dest_e [5:0] = addiupc_instr ? { 1'b0, mpc_ir_e[25:21] } : ((special_e | spec2_e | mpc_cnvt_e | rwpgpr_e | dest_cnvt_dsp_e | lx_e) ? { rwpgpr_e & ~rdpgpr_e, pdest_e } : ((lnk31_e) ? 6'h1f : { 1'b0, src_b_e[4:0] })); // ADDIUPC
```

- Incorporate new functionality:
  - We must insert the new operands as an input to the "m14k\_edp\_add\_simple" adder. aop\_e and bop\_e are the inputs to the adder:
    - a. aop\_e: Incorporate the PC as an input. The PC is already available at E-Stage in signal iva\_e. assign aop\_e [31:0] = addiupc\_instr ? iva\_e : (icc\_pcrel\_e ? (iva\_e & ~{30'b0, {2{icc\_pcrel\_e}}}) : edp\_abus\_e); // ADDIUPC
    - b. **bop\_e**: Incorporate the SignExt(Imm<<2) as an input. assign **bop\_e** [31:0] = addiupc\_instr ? { {11{mpc\_ir\_e[18]}}, mpc\_ir\_e[18:0], 2'b0} : {32{mpc\_subtract\_e}} ^ bbus\_imm\_e; // ADDIUPC

## • EXAMPLE - SIMULATION:



Observe that in the 5th cycle rf12(\$t4)=0x800002ac.

## • EXAMPLE – EXECUTION ON THE BOARD:

When the program is downloaded on the board, you should see on the 7-seg displays:

• 7-seg displays=\$t4, which in our example is 0x8000021c

Then, when you debug the program following the steps stated in the document, you should observe the following:

```
mips-mti-elf-gdb -g program.elf -x C:\Users\Dani\Desktop\Scripts\Ne... —
                                                                                                    X
he target is assumed to be little endian
semihosting is enabled
TAG tap: mAUP.cpu tap/device found: 0x00000001 (mfg: 0x000 (<invalid>), part: 0x0000, ver: 0x0)
arget halted in MIPS32 mode due to debug-request, pc: 0xbfc00000
oading section .exception vector, size 0x200 lma 0x80000000 oading section .text, size 0x24 lma 0x80000200
Loading section .text, $12e 0x24 ima 0x00000200
Loading section .bootrom, size 0x1b0 lma 0xbfc000000
Start address 0xbfc00000, load size 980
Fransfer rate: 56 KB/sec, 326 bytes/write.
rogram received signal SIGINT, Interrupt.
0x80000218 in main () at main.c:19
                      D 755GEN = 0x00;
gdb monitor reset halt
JIAG tap: mAUP.cpu tap/device found: 0x00000001 (mfg: 0x000 (<invalid>), part: 0x0000, ver: 0x0) target halted in MIPS32 mode due to debug-request, pc: 0xbfc00000
(gdb) b *0x8000020c
Breakpoint 1
        et 1 at 0x8000020c: file main.c, line 8.
gdb c
Continuing
Remote target] #1 stopped.
0x8000020c in main () at main.c:8
           asm volatile
                              v0
                                                 a0
     00000000 00000000 00000000 80000240 00000000 00000002 80001000 00000000
RØ
                                                t4
           +0
                                                          +5
                                                                   +6
     R8
                                                    00000000 00000000 00000000
           s0
     t8 t9 k0 k1 gp sp s8 ra
00000000 00000000 00000000 00000000 80008240 8003fff0 00000000 9fc001a4
R24
       status
                              hi badvaddr
                                             cause
            0 00000100 00000000 00000000 00000000 8000020c
     stepi
gdb)
98x
    000210
                            asm volatile
gdb) i r
                              v0
     00000000 00000000 00000000 80000240 00000000 00000002 80001000 00000000
     t0 t1 t2 t3 t4
80000204 00000002 000000000 000000000 8000021c
                                                t4
                                                                   t6
                                                                             t7
R8
                                                     0000000 00000000 00000000
           50
                                                          s5
                                                                   s6
R16
     t9
           t8
                              k0
                                                          sp
                                                gp
     00000000 00000000 00000000 00000000 80008240 8003fff0 00000000 9fc001a4
                              hi badvaddr
                     10
                                             cause
```