### • EXPLANATION:

- a. All changes related to the new instruction are tagged with comment: // BEQC in the soft-core. We must perform the following actions:
  - Annul the DS when the branch is not taken: There is a specific signal (annul\_ds\_i) which annuls the DS. For Branch Likely instructions, the DS is annulled when the condition for the branch is not met (!mpc\_eqcond\_e). For Branch Compact instructions, the DS is annulled when the condition for the branch is met (mpc\_eqcond\_e). Note that we only change the functionality of the BEQL instruction. Change:

#### • EXAMPLE - SIMULATION:

### Results of the simulation on the original core (BEQL instruction):



In the second cycle, the first beql is executed. The condition is not met (mpc\_eqcond\_e=0), thus the branch is not taken. In this case, the instruction in the branch delay slot must not be executed (annul\_ds\_i=1). Observe that, in cycle 5, the register file is not written. In the fifth cycle, the second beql is executed. The condition is met (mpc\_eqcond\_e=1), thus the branch is taken. In this case, the instruction in the branch delay slot must be executed (annul\_ds\_i=0). Observe that, in the eighth cycle, the register file is written with the result of the instruction in the delay slot.

The result in registers \$t1 and \$t2 is:

- \$t1(rf9)=1
- \$t2(rf10)=4

Results of the simulation on the modified core (BEQC instruction):



In the second cycle, the first beql is executed. The condition is not met (mpc\_eqcond\_e=0), thus the branch is not taken. In this case, differently to the previous case, the instruction in the branch delay slot must be executed (annul\_ds\_i=0). Observe that, in cycle 5, the register file is written.

In the fifth cycle, the second beql is executed. The condition is met (mpc\_eqcond\_e=1), thus the branch is taken. In this case, differently to the previous case, the instruction in the branch delay slot must not be executed (annul\_ds\_i=1). Observe that, in the eighth cycle, the register file is not written.

The result in registers \$t1 and \$t2 is:

- \$t1(rf9)=2
- \$t2(rf10)=2

#### EXECUTION ON BOARD:

# Results of the execution on the original core (BEQL instruction):

When the program is downloaded on the board, you should see on the 7-seg displays:

- Switches=0 → 7-seg displays=\$t1, which in our example is 0x1
- Switches=1 → 7-seg displays=\$t2, which in our example is 0x4

## Results of the execution on the modified core (BEQC instruction):

When the program is downloaded on the board, you should see on the 7-seg displays:

- Switches=0 → 7-seg displays=\$t1, which in our example is 0x2
- Switches=1 → 7-seg displays=\$t2, which in our example is 0x2

### Debug of the modified core:

```
mips-mti-elf-gdb -g program.elf -x C:\Users\Dani\Desktop\Scripts\Ne...
                                                                                   X
JTAG tap: mAUP.cpu tap/device found: 0x00000001 (mfg: 0x000 (<invalid>), part: 0x0000, ver: 0x0)
target halted in MIPS32 mode due to debug-request, pc: 0xbfc00000 Loading section .exception_vector, size 0x200 lma 0x80000000 Loading section .text, size 0x7c lma 0x80000200
Loading section .bootrom, size 0x1b0 lma 0xbfc00000
Start address 0xbfc00000, load size 1068
Transfer rate: 30 KB/sec, 356 bytes/write.
Program received signal SIGINT, Interrupt.
b () at main.c:49
     monitor reset halt
(gdb
JTAG tap: mAUP.cpu tap/device found: 0x00000001 (mfg: 0x000 (<invalid>), part: 0x0000, ver: 0x0) targ t halted in MIPS32 mode due to debug-request, pc: 0xbfc00000 (gdb b *0x800000214
Brea point 1 at 0x8000021<mark>4: file main.c, line 8.</mark>
(gdb
Cont
[Remote target] #1 stopped.
0x80000214 in main () at main.c:8
           asm volatile
(gdl) i r
         zero
                                             a0
                      00000000 00000000 80001000 00000000
     00000000
                            t2
          t(
                                                             t6
             R8
     80000204
                                             54
                                                     55
                                                              56
 t9
                            k0
                                                     sp
                                                             s8
                                             gp
 R24 00000000 00000000 00000000 00000000 800082a0 8003fff0 00000000 9fc001a4
                            hi badvaddr
       status
                                          cause
              00000100 00000000 00000000 00000000 80000214
(gdb stepi
0x80
     0021c
                          asm volatile
     stepi
(gdb
0x80
    00220
                          asm volatile
(gdb
     stepi
0x80
    0022c
                          asm volatile
(gdb
    ir
                            v0
                                                                      a3
                   at
                                             a0
                                                     a1
                                                              a2
            ന
                           800002a0 00000000 00000002 80001000 00000000
 RØ.
     99999999
                            t2
                                             t4
     80000204
             57
                            52
    R16
           †8
                   †9
                            La
                                    k1
                                             gp
                                                     sp
                                                              58
 R24 00000000 00000000 00000000 00000000 800082a0 8003fff0 00000000 9fc001a4
                           hi badvaddr
                                         cause
     (gdb)
```