# **EXERCISE 1:**

#### **FORWARDING CONTROL SIGNALS**:

We'll do the analysis of the control signals for Source A (control signals for Source B are completely analogous):

 Signal mpc\_aselres\_e controls one of the multiplexers shown in Figure 6. It decides if Source A comes from the RF (mpc\_aselres\_e=0) or Forwarding (mpc\_aselres\_e=1). This signal is computed as the OR of two signals:

```
assign mpc_aselres_e = (apsall_e | apswr_e) ^ cpz_rslip_e
```

- a. apsall\_e=1 when data must be forwarded from the M-Stage. Computation of this signal is quite complex, but we can simplify it to the AND operation of 2 conditions:
  - The instruction at the M-Stage will write to the RF (vd\_m=1): This signal comes from the Decoding of the instruction at the E-Stage, where vd\_e is computed.
  - ii. The destination register of the instruction at the M-Stage is the same as Source Operand A of the instruction at the E-Stage (src\_a\_e == dest m[4:0]).
- b. **apswr\_e==1** when data must be forwarded from the A-Stage. Again, computation of this signal is quite complex, but we can simplify it to the AND operation of 2 conditions:
  - i. The instruction at the A-Stage will write to the RF (*vd w*=1).
  - ii. The destination register of the instruction at the A-Stage is the same as Source Operand A of the instruction at the E-Stage (src\_a\_e == mpc\_dest\_w[4:0]).
- Signal mpc\_aselwr\_e controls the other multiplexers shown in Figure 6 related with Source A. It decides if the forwarding data must come from the M-Stage (mpc\_aselwr\_e=0) or from the A-Stage (mpc\_aselwr\_e=1). Simplifying, this is computed as follows:

```
assign mpc_aselwr_e = apswr_e & ~apsall_e ...
```

Signals **apswr\_e** and **apsall\_e** are explained in the previous item. Note that the forwarding from the M-Stage has a higher priority than the forwarding from the A-Stage.

#### **SIMULATION**:



In the seventh cycle the add \$t3, \$t2, \$t1 instruction is executed. The first operand (\$t2) is provided through forwarding (*mpc\_aselres\_a*=1) from the M-Stage (*mpc\_aselwr\_e*=0), and the second operand (\$t1) is also provided through forwarding (*mpc\_bselres\_e*=1) from the A-Stage (*mpc\_bselall\_e*=0).

# **EXERCISE 2:**

### Bubble insertion:

- 1. When instruction (i-1) is a lw with destination register Rx, and instruction (i) is an Arithmetic-Logic instruction with source register Rx, one cycle must be inserted between both instructions.
- For creating a bubble at Stage-E, mpc\_run\_ie=0. This signal is assigned from many signals and logic ((prod\_cons\_stall\_req & ldst\_m) → load\_to\_use\_stall\_e → prod\_cons\_stall\_e → bubble\_e → bstall\_ie → stall\_ie → mpc\_run\_ie).
   Simplifying, it is 0 when (prod\_cons\_stall\_req & ldst\_m) is 1.
  - a. **prod\_cons\_stall\_req**:It is set when there is a RAW dependency between the instruction at Stage-M and the instruction at Stage-E.
  - b. *Idst\_m*:It is set when the instruction at Stage-M is a load or a store.
- 3. Signal *mpc\_run\_ie*=0 has many effects, such as the following:
  - The pipeline registers from E-Stage to M-Stage (\_ie\_pipe\_out\_50\_0\_) do not change:

```
mvp_cregister_wide #(51)
    _ie_pipe_out_50_0_(ie_pipe_out[`M14K_IE_RANGE],gscanenable, mpc_run_ie,
gclk, ie_pipe_in);
```

o The IR (mpc\_ir\_e ← int\_ir\_e) is not updated:

```
mvp_cregister_wide #(32) _int_ir_e_31_0_(int_ir_e[31:0],gscanenable,
  (mpc_run_ie | mpc_fixupi) & ~mpc_atomic_e
  & ~mpc_lsdc1_e, gclk, icc_idata_i);
  ...
assign mpc_ir_e[31:0] = sel_hw_e ? hw_ir_e : int_ir_e;
```

The PC at Stage-I (edp iva i) is not updated:

### **SIMULATION:**



In the fifth cycle a dependency is detected between the  $1_W$  instruction at the M-Stage and the second operand of the add instruction at the E-Stage. Given that the result of the  $1_W$  instruction is not yet available, the add instruction is stalled at the E-Stage. In the sixth cycle, the second operand of the add instruction is provided through forwarding  $(mpc\_bselres\_e=1)$  from the A-Stage  $(mpc\_bselall\_e=0)$ .