## Sequence 1.

In lines 2197-2205 of module m14k dcc, the following multiplexers are implemented:



The value read by the  $1 \le (dcc\_ddata\_m[31:0])$  can come from several places, such as the D\$ ( $datamuxout\_data[31:0]$ ), the Store Buffer ( $storebuff\_data[31:0]$ ) or the Fill Buffer ( $fb\_hold\_data[31:0]$ ). The results of the simulation, for the second iteration of the loop, are shown in the figure at the next page. In that figure:

- 1<sup>st</sup> cycle: The sw instruction is at the E-Stage (mpc ir e=0xadca0008).
- 2<sup>nd</sup> cycle:
  - o The sw instruction is at the M-Stage. A miss is detected.
  - o The lw instruction is at the E-Stage (mpc ir e=0x8dcb0008).
- 3<sup>rd</sup> cycle: The word to write by the store is written in the Store Buffer (storebuff\_data=0x1).
- 4<sup>th</sup> cycle: The word to write by the store is transferred from the Store Buffer into the Fill Buffer (*fb data2*=0x1).
- 6<sup>th</sup> cycle: A hit is detected in the Fill Buffer for the word requested by the 1w instruction (hit\_fb=1). Thus, in the multiplexers illustrated above, the data read by the 1w is provided from the Fill Buffer: dcc\_ddata\_m=fb\_hold\_data[31:0]=0x1.
- 7<sup>th</sup> cycle:
  - O The inputs to write the value read by the lw into the register file are computed (mpc dest w=0x00b, mpc rfwrite w=1, edp wrdata w=0x1).
  - Also, in this cycle, the D\$ is started to be written with the new block.

Note that the miss penalty for the lw is reduced or even removed completely.



## Sequence 2.

In this case, the word is provided to the load from the Fill Buffer, as in the previous example. However, the 1w has to wait for the requested word to arrive through the bus. The results of the simulation are shown in the next figure.

Given that the word written by the store is the third word in the line, and the word requested by the load is the second word in the line, which is the last word to arrive through the bus, there is a miss penalty for the load instruction.



## Sequence 3.

The first 1w pays the miss penalty (4 cycles), but the second 1w receives the requested word directly from the Fill Buffer, thus it pays a smaller or even non-existent penalty. The results of the simulation are provided in the next figure.

Note that the miss penalty for the second lw is reduced or even removed completely.



## Sequence 4.

A cacheable load that misses blocks until its critical word is returned from the BIU. When the word returns, the load completes, and the next instruction enters the M-stage. In this sequence, the next instruction is a store, which accesses the same physical address line as the load, but a different word. It first stalls, because it initially misses and does not have access to the bus, then hits as its critical word (a non-critical word from the first load) returns from the BIU. The word written by the store is written to the Store Buffer and eventually updated in the D\$.

