

## INDIAN INSTITUTE OF INFORMATION TECHNOLOGY UNA HIMACHAL PRADESH

An Institute of National Importance under MoE Saloh, Una - 177 209

Website: www.iiitu.ac.in

## AY 2023-24 School of Electronics CURRICULUM: HITUGECE22 Cycle Test – H 10, Oct. '23

| Degree              | B. Tech.                                | Branch | ECE               |  |
|---------------------|-----------------------------------------|--------|-------------------|--|
| Semester            | VII                                     |        |                   |  |
| Subject Code & Name | ECPE61 / Nanoscience and Nanotechnology |        |                   |  |
| Time: 60 Minutes    | Answer All                              |        | Maximum: 20 Marks |  |

| S.<br>No. | Question                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Marks |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| l.a       | parameter such classification is done?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |
| 1.b       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |
| 1.c       | Write down two disadvantages of Gate-Last-Process, with reference to MOSFET fabrication process. For a Gate-Last-Process a 20 nm thick oxide (SiO <sub>2</sub> ) was grown on a <i>p</i> -type (100) silicon wafer by carrying out dry oxidation for 40 minute at a temperature of 1100 °C. The amount of positive charges trapped inside the grown oxide layer is found to be $6 \times 10^{-7}$ C/cm <sup>2</sup> , extracted using C-V measurement of MOSFET. Calculate the shift in threshold voltage $V_T$ of the fabricated MOSFET, as compared to $V_T$ of a MOSFET without any trapped charges inside the gate oxide layer. Given dielectric constant for SiO <sub>2</sub> , $\varepsilon_{\text{SiO2}} = 3.9\varepsilon_0$ . | 2     |
| .a        | Why pulsed mode LASER is used to deposit a metal layer in PLD technique? What is the significant difference of this deposition technique as compared to Chemical Vapour Deposition (CVD) technology?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |
| .b        | Describe the mechanism of an LPCVD process that leads reaction-rate-limited deposition rate, even at higher temperate. Justify using proper mathematical equation and deposition rate curve.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |
| .c        | Write down two main advantages of a ball-milling technology. Mention whethe ball-milling belongs to top-down technology or does it belong to bottom-up technology? What are the starting materials needed to manufacture superconducting nanomaterial YBCO using ball-milling technology?                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0     |
| .a        | What is difference between the working principle of a Scanning Tunnelling Microscope (STM) and Atomic Force Microscope (AFM)?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1     |

| 3.b | Mention the major disadvantage of electro-deposition technique? A stainless steel plate of dimension 500 $\mu$ m × 500 $\mu$ m is to be electroplated to enhance its corrosion resistive properties. The setup consists of nickel electrode as anode and the stainless steel plate to be electro plated, as cathode, in an electrolytic bath of NiSO <sub>4</sub> . If a dc current of 1 mA was passed through the solution for 30 minutes, calculate the thickness of nickel layer deposited on the stainless steel plate. Given, density of deposited nickel, $\rho_{Ni} = 6$ g/cm <sup>3</sup> , atomic mass of Ni, $M_{Ni} = 59$ g/mol, Faraday's constant, $F = 96500$ C/mol. | 2 |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 3.c | Describe one way to reduce the Boundary layer problem usually encountered in a typical Chemical Vapour deposition (CVD) system. A CVD reactor of consisting of a quartz tube of length $L=30$ cm and diameter $d=10$ cm, is used for silicon deposition. Silane gas is flowing inside the chamber with velocity of 0.5 L/min so that laminar flow is maintained with Reynold's number of $R_{reactor}=1500$ . Calculate the average length of boundary layer appearing throughout the reactor chamber.                                                                                                                                                                             | 2 |
| 4.a | Which material is used to generate ultrasonic shock waves incorporating mangetostriction phenomena, for the production of gold nano-particles through sono-chemical technology? Where are the reaction centres located in this process? Indicate the reaction centres by drawing suitable diagram.                                                                                                                                                                                                                                                                                                                                                                                 | 1 |
| 4.b | Fig. 1 shows the Scanning Electron Microscope (SEM) image of an array of silicon nanowires.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
|     | Fig. 1: SEM image of silicon vertical nanowires.  Identify the technique which is used for the growth of such nanowires? Which material is used as a catalyst in this process? Describe kinetics of the process by drawing a suitable phase diagram? What is the reactor temperature needed to be maintained mandatorily, for such growth of nanowires to take place?                                                                                                                                                                                                                                                                                                              | 2 |
|     | For a nano-particle, why surface is of much importance? Explain by drawing a suitable surface-to-volume versus size of nano-particle, diagram. For a cube shaped CdSe quantum dot, with side length of 5 nm, calculate the energy for quantum numbers $(n_x = 2, n_y = 1, n_z = 1), (n_x = 1, n_y = 2, n_z = 1)$ and $(n_x = 1, n_y = 1, n_z = 2)$ in terms of $E_0$ , where $E_0 = h^2 / (8mL^2)$ . What is the level of degeneracy for this energy level? Given effective atomic mass of electron in CdSe is $m_e^* = 0.13m_0$ .                                                                                                                                                 | 2 |