#### PROJECT BASED LAB REPORT

On

Design of 3-bit Gray code counter using J-k flip-flop

Submitted in partial fulfilment of the

Requirements for the award of the Degree of

**Bachelor of Technology** 

In

COMPUTER SCIENCE AND ENGINEERING

By

Md. Sahil Afrid Farookhi (150030590)

**Md. Gousia Nasreen** (150030592)

M. Raghu Vamsi (150030606)

Under the guidance of P. Gopi Krishna



#### DEPARTMENT OF COMPUTER SCIENCE ENGINEERING

## **K L University**

Green Fields, Vaddeswaram, Guntur District-522 502 **2015-2016** 

# **K L University**

# DEPARTMENT OF COMPUTER SCIENCE ENGINEERING COMPUTER ORGANISATION AND ARCHITECTURE



CERTIFICATE

This is to certify that this project based lab report entitled "**Design of 3-bit Gray code counter using J-k flip-flop**" is a bonafide work done by Md. Sahil Afrid Farookhi (150030590); Md. Gousia Nasreen (150030592); M. Raghu Vamsi (150030606) in partial fulfilment of the requirement for the award of degree in **BACHELOR OF TECHNOLOGY** in **Computer Science and Engineering** during the academic year 2015-2016.

**Faculty In-Charge** 

**Head of the Department** 

Mr. P. Gopi Krishna

Dr. V. Srikanth

## **K L University**

#### **DEPARTMENT OF COMPUTER SCIENCE ENGINEERING**



DECLARATION

We hereby declare that this project based lab report entitled "Design of 3-bit Gray code counter using J-k flip-flop" has been prepared by us in partial fulfilment of the requirement for the award of degree "BACHELOR OF TECHNOLOGY in COMPUTERSCIENCE AND ENGINEERING" during the academic year 2015-2016.

I also declare that this project based lab report is of our own effort and it has not been submitted to any other university for the award of any degree.

Date: 27th October, 2016

Place: Vaddeswaram.

 $\mathbf{B}\mathbf{y}$ 

Md. Sahil Afrid Farookhi (150030590)

M. Gousia Nasreen (150030592)

M. Raghu Vamsi (150030606)

## **ACKNOWLEDGEMENTS**

My sincere thanks to Ms. K. Anusha and P. Gopi Krishna in the Lab for their outstanding support throughout the project for the successful completion of the work

We express our gratitude to **Dr. V. Srikanth**, Head of the Department for Computer Science Engineering for providing us with adequate facilities, ways and means by which we are able to complete this term paper work.

We would like to place on record the deep sense of gratitude to the honourable Vice Chancellor, K L University for providing the necessary facilities to carry the concluded term paper work.

Last but not the least, we thank all Teaching and Non-Teaching Staff of our department and especially my classmates and my friends for their support in the completion of our term paper work.

 $\mathbf{B}\mathbf{v}$ 

Md. Sahil Afrid Farookhi (150030590)

Md. Gousia Nasreen (150030592)

M. Raghu Vamsi (150030606)

| CONTENT |                 |         |  |  |  |
|---------|-----------------|---------|--|--|--|
| S. No   | Title           | Page No |  |  |  |
| 1.      | GRAY CODE       | 6       |  |  |  |
| 2.      | J-K FLIP FLOPS  | 7       |  |  |  |
| 3.      | COUNTERS        | 9       |  |  |  |
| 4.      | CIRCUIT DIAGRAM | 10      |  |  |  |
| 5.      | CIRCUIT DESIGN  | 11      |  |  |  |
| 6.      | WORKING         | 14      |  |  |  |
| 7.      | APPLICATIONS    | 15      |  |  |  |
| 8.      | CONCLUSION      | 15      |  |  |  |
| 9.      | REFERENCES      | 15      |  |  |  |

## **GRAY CODE**

The reflected binary code (RBC), also known as Gray code after Frank Gray, is a binary numeral system where two successive values differ in only one bit(binary digit). The reflected binary code originally designed to was prevent spurious from electromechanical switches. Gray Code is one of the most important codes. It is a nonweighted code which belongs to a class of codes called minimum change codes. In this codes while traversing from one step to another step only one bit in the code group changes. In case of Gray Code two adjacent code numbers differs from each other by only one bit. The idea of it can be cleared from the table given below. As this code it is not applicable in any types of arithmetical operations but it has some applications in analogue to digital converters and in some input/output devices.

| Decimal | Binary | Gray | Gray as decima |  |  |
|---------|--------|------|----------------|--|--|
| 0       | 000    | 000  | 0              |  |  |
| 1       | 001    | 001  | 1              |  |  |
| 2       | 010    | 011  | 3              |  |  |
| 3 011   |        | 010  | 2              |  |  |
| 4 100   |        | 110  | 6              |  |  |
| 5       | 101    | 111  | 7              |  |  |
| 6       | 110    | 101  | 5              |  |  |
| 7       | 111    | 100  | 4              |  |  |

Fig: Gray as decimal table

## **Uses of Gray Code:**

- Today, Gray codes are widely used to facilitate error correction in digital communications such as digital terrestrial television and some cable TV systems.
- Gray codes are used in position encoders (linear encoders and rotary encoders), in preference to straightforward binary encoding.
- Digital logic designers use Gray codes extensively for passing multi-bit count information between synchronous logic that operates at different clock frequencies.

## J-K Flip Flop

This simple **JK flip Flop** is the most widely used of all the flip-flop designs and is considered to be a universal flip-flop circuit. The sequential operation of the JK flip flop is exactly the same as for the previous SR flip-flop with the same "Set" and "Reset" inputs. The difference this time is that the "JK flip flop" has no invalid or forbidden input states of the SR Latch even when S and R are both at logic "1".

The **JK flip flop** is basically a gated SR flip-flop with the addition of a clock input circuitry that prevents the illegal or invalid output condition that can occur when both inputs S and R are equal to logic level "1". Due to this additional clocked input, a JK flip-flop has four possible input combinations, "logic 1", "logic 0", "no change" and "toggle". The symbol for a JK flip flop is similar to that of an SR Latch except for the addition of a clock input.

## **Circuit Diagram:**



Fig: Symbol and Circuit of J-K Flip-Flop

#### **Truth Table:**

|   |   | Truth | Table                      |
|---|---|-------|----------------------------|
| J | K | CLK   | Q                          |
| 0 | 0 | t     | Q <sub>o</sub> (no change) |
| 1 | 0 | t     | 1                          |
| 0 | 1 | t     | 0                          |
| 1 | 1 | t     | $\overline{Q}_0$ (toggles) |

Fig: Truth Table for J-K Flip-Flop

## **Excitation Table:**

| Q Ou             | Inputs        |                |                |  |
|------------------|---------------|----------------|----------------|--|
| Present<br>State | Next<br>State | J <sub>n</sub> | K <sub>n</sub> |  |
| 0                | 0             | 0              |                |  |
| 0                | 1             | 1              | X              |  |
| 1                | 0             | Х              | 1              |  |
| 1                | 1             | X              | 0              |  |

Fig: Excitation Table for J-K Flip Flop

## **Applications for J-K Flip Flop:**

- The major application for Flip-Flop is a digital counter. It is used to count pulses or events and it can be made by connecting a series of flip flop. Counters can up to 2<sup>n</sup>, where 'n' is number of flip flops.
- Flip Flops can also be used extensively to transfer the data.
- Flip Flop used is used in Frequency division. Flip Flop can divide the frequency of the wave form.

## **COUNTERS**

Counter is a sequential circuit. A digital circuit which is used for a counting pulses is known counter. Counter is the widest application of flip-flops. It is a group of flip-flops with a clock signal applied.

Counters are of two types.

- Asynchronous or ripple counters.
- Synchronous counters.

## **Synchronous counters:**

If the "clock" pulses are applied to all the flip-flops in a counter simultaneously, then such a counter is called as synchronous counter. In synchronous counters, the clock inputs of all the flip-flops are connected together and are triggered by the input pulses. Thus, all the flip-flops change state simultaneously (in parallel).

## **Asynchronous Counter:**

An asynchronous (ripple) counter is a single d-type flip-flop, with its J (data) input fed from its own inverted output. This circuit can store one bit, and hence can count from zero to one before it overflows (starts over from 0). This counter will increment once for every clock cycle and takes two clock cycles to overflow, so every cycle it will alternate between a transition from 0 to 1 and a transition from 1 to 0.

## CIRCUIT DIAGRAM



Fig: Circuit figure for 3-bit Gray Code Counter

## **CIRCUIT DESIGN**

As we are designing the 3-bit Gray code counter using J-K Flip Flops. We should know the Truth table, Next State Table, Transition Table of J-K Flip Flop.

## NEXT STATE TABLE

| PRESENT STATE |    | NEXT STATE |    |    |    |
|---------------|----|------------|----|----|----|
| QC            | QB | QA         | QC | QB | QA |
| 0             | 0  | 0          | 0  | 0  | 1  |
| 0             | 0  | 1          | 0  | 1  | 1  |
| 0             | 1  | 1          | 0  | 1  | 0  |
| 0             | 1  | 0          | 1  | 1  | 0  |
| 1             | 1  | 0          | 1  | 1  | 1  |
| 1             | 1  | 1          | 1  | 0  | 1  |
| 1             | 0  | 1          | 1  | 0  | 0  |
| 1             | 0  | 0          | 0  | 0  | 0  |

Fig: Next state table for J-K Flip-Flop

## State transition table for 3-bit input j-k flip flop:

| STATETRANSISTIONS   |        | OUTPUT CONDITION |     |     | FLIP-FLOP INPUTS |       |       |       |
|---------------------|--------|------------------|-----|-----|------------------|-------|-------|-------|
| QC                  | QB     | QA               | QC  | QB  | QA               | јс кс | JB KB | JA KA |
| 0 → 0               | 0 → 0  | 0 → I            | R/H | R/H | S/T              | 0 ×   | 0 ×   | I X   |
| 0 → 0               | 0 → I  | l → l            | R/H | S/T | S/H              | 0 X   | ΙX    | × 0   |
| 0 → 0               | →      | I → 0            | R/H | S/H | R/T              | 0 ×   | × 0   | ΧΙ    |
| <b>0</b> → <b>I</b> | →      | 0 -> 0           | S/T | S/H | R/H              | I X   | × 0   | 0 X   |
| I → I               | →      | 0 → I            | S/H | S/H | S/T              | × 0   | × 0   | I X   |
| I → I               | I → 0  | →                | S/H | R/T | S/H              | × 0   | ×Ι    | × 0   |
| 1 → 1               | 0 -> 0 | I → 0            | S/H | R/H | R/T              | × 0   | 0 ×   | ΧΙ    |
| I → 0               | 0 -> 0 | 0 → 0            | R/T | R/H | R/H              | ΧΙ    | 0 X   | 0 X   |

Fig: State transition table for 3-bit input j-k flip flop

The Transition Table shows the flip-flop inputs required to make the counter go from the present state to the proper next state.

Each transition can be accomplished by two of the four possible conditions:

For S/T we see an entry of  $0 \to 1$ . This means we can have a 0 to 1 transition by Setting the flip-flop or by Toggling the flip-flop. For Set, J=1 and K = 0. For Toggle, J = 1 and K = 1. Therefore, J must be 1, but K can be 0 or 1. Since K can be either 0 or 1, the K input is X (Don't Care), we place 1 in the J column and X in the K column.

For S/H, the entry is  $1 \rightarrow 1$ . For Set, J = 1 and K = 0. For Hold, J = 0 and K = 0. Therefore, the flip-flop inputs for J and K is X 0.

For R/T, the entry is  $1 \to 0$ . For Set, J = 0 and K = 1. For Toggle, J = 1 and K = 1. Therefore, the flip-flop inputs for J and K is X 1.

For R/H, the entry is  $0 \to 0$ . For Set, J = 0 and K = 1. For Hold, J = 0 and K = 0. Therefore, the flip-flop inputs for J and K is  $0 \times X$ .



Fig: Transition Table of J-K Flip-Flop

By using the above equations, we get the circuit diagram for 3-bit gray code counter as shown below



Fig: Circuit diagram of 3-Bit Gray Code Counter

## **WORKING**

- The arrow in the center shows the direction of the counter.
- However, it is possible to progress through the state table in the reverse order. If we start at 000, the next state is 001.
- From 001 the next state is 011. We progress through all possible states until the sequence repeats. It is shown in a table.



Fig: Counter Direction

## **APPLICATIONS**

## • State machine construction:

A device which can be in one of a set number of stable conditions depending on its previous condition and on the present values of its inputs.

## **CONCLUSION**

A 3-bit Gray code counter is generated and verified using j-k flip-flops by logisim.

## **REFERENCES**

- 1. <a href="http://ux.brookdale.cc.nj.us/fac/engtech/andy/engi251/state\_design\_gray\_code.pdf">http://ux.brookdale.cc.nj.us/fac/engtech/andy/engi251/state\_design\_gray\_code.pdf</a>
- 2. <a href="https://en.wikipedia.org/wiki/Counter\_(digital)#Asynchronous\_.28ripple.">https://en.wikipedia.org/wiki/Counter\_(digital)#Asynchronous\_.28ripple.</a>
  <a href="mailto:29\_counter">29\_counter</a>