#### Lesson 7

## Libraries and Data Types

Mohd Saufy Rohmad

**Technical Trainer and Consultant** 

## Libraries and Data Types

- VHDL signals, such as inputs and outputs, must have a type declaration.
- Those types are defined in different libraries.
- This is one of the most confusing parts of VHDL that scares the programmers.

## Library

- A library is a directory and each package is a file in that directory.
- The package file is a database containing information about the components in the package (the component inputs, outputs, types, etc).
- To use a component in a design, we use library statements to specify the libraries to be searched and a use statement for each package we need to use.
- The two most commonly used libraries are called IEEE and WORK.
- The WORK library is always available without having to use a library statement.
- USAGE : library ieee;

## Library

 If you create your custom data types in a package, it will come under the work library.

STD\_LOGIC\_1164 package:

STD\_LOGIC\_1164 package:



## Library

- The IEEE library contains one of the most basic package, std\_logic\_1164.
- It contains the types std\_logic (similar to bit) and std\_logic\_vector (similar to bit\_vector) data types.
- Digital signals are different in the sense that it can have values other than '0' or '1'.
- It can have undefined or high impedance conditions as shown in the flip flop structure in Hour 3.
- The advantage of the std\_logic types is that they can have values other than '0' and '1'.
- For example, an std\_logic signal can also have undefined ('X') and high-impedance values ('Z').
- The std\_logic\_1164 package also redefines ("overloads") the standard boolean operators (and, or, not, etc.) so that they work with std\_logic signals.
- USAGE: IEEE.STD\_LOGIC\_1164.ALL

# Why only STD\_LOGIC\_1164 package is not enough?

- IEEE.STD\_LOGIC\_1164 lacks basic operations such as addition, comparison, shifts, and conversion to integers for the STD LOGIC VECTOR data.
- It is possible to use those basic operations with signed, unsigned or integer type of datas.
- However, if you only use std\_logic\_1164, then you have to convert the signals every time to singed/unsigned, which will make the code very messy.
- Thats why we use additional packages like NUMERIC\_STD.

## NUMERIC\_STD package:

- numeric\_std is also defined in the IEEE library. It supports signed and unsigned data types.
- These are sub types of std\_logic\_vector with overloaded operators that allow them to be used both as vectors of logic values and as as binary numbers (in signed two's complement or unsigned representations).
- The hierarchy of these logic types could be drawn as follows:
- The standard arithmetic operators (+, -, \*, /, \*\*, >, <, <=, >=, =, /=) can be applied to signals of type signed or unsigned.
- Note that it may not be practical or possible to synthesize complex operators such as multiplication, division or exponentiation.

## NUMERIC\_STD package:

- List of useful functions under NUMERIC\_STD:
  - signed() -- converts a std\_logic\_vector/unsigned to signed
  - unsigned() -- converts a std\_logic\_vector/signed to unsigned
  - std\_logic\_vector() converts a singed/unsigned to std\_logic\_vector
  - Note that, you cant directly convert a std\_logic\_vector to integer
  - to\_integer() -- converts a signed/unsigned to integer
  - to\_signed() -- converts an integer to signed
  - to\_unsigned() -- converts an integer to unsigned

## STD\_LOGIC\_ARITH package:

- std\_logic\_arith is also defined in the IEEE library and it also does similar operations like numeric\_std package.
- However, it is recommended to use numeric\_std package over std\_logic\_arith package.
- Because std\_logic\_arith, etc. were packages written by Synopsis, a leading EDA company and included in their tools' version of the ieee library, without the approval of the ieee standardization body.
- IEEE decided to write and approve a standard package for numerical operations on SL(std\_logic) and BIT based vectors.
- Those packages are called numeric\_std and numeric\_bit.
- These are ieee standard packages, located in the official version of the ieee library, and their behavior is governed by the standard, so compatibility is assured.

#### Code

Any VHDL code begins with.......... library IEEE;

use ieee.std logic 1164.all;

use ieee.numeric std.all

uppercase or lowercase doesnt matter.

 We recommend using unsigned or signed data types instead of std logic vector whenever possible

## Library and Data Types

- We can declare a vector signal, that contains more than one bit with std\_logic\_vector that comes with the std\_logic\_1164 package.
- As we have discussed already in the last hour, the std\_logic\_vector cant be added, subtracted, multiplied etc directly.
- So we always have to convert them to unsigned or signed using the package numeric std.
- For simplifying the VHDL, we recommend using unsigned or signed directly instead of std\_logic\_vector.
- It wont have any effect in the synthesis of the circuit.
- Here we will demonstrate how using unsigned/signed makes your life easier.

## Library and Data Types

- Lets say, we want to make an adder that will add two 8-bit vectors A and B respectively.
- We have to use the numeric\_std package to do the addition because std logic 1164 doesnt support addition.
- Now if we declare the inputs A and B as 8-bit std\_logic\_vector(7 downto 0), we need to convert them to unsigned or signed first to add the numbers.
- Besides, we have to resize them to a 9-bit output (to avoid overflow).
- The way is the concatenate a bit '0' in the MSB of each input A and B. And then add them.

## Library and Data Types

- Lets say, we want to make an adder that will add two 8-bit vectors A and B respectively.
- We have to use the numeric\_std package to do the addition because std\_logic\_1164 doesnt support addition.
- Now if we declare the inputs A and B as 8-bit std\_logic\_vector(7 downto 0), we need to convert them to unsigned or signed first to add the numbers.
- Besides, we have to resize them to a 9-bit output (to avoid overflow).
- The way is the concatenate a bit '0' in the MSB of each input A and B. And then add them.

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use ieee.numeric std.all;
entity adder 8bit is
port (
A,B: in std_logic_vector (7 downto 0);
C: out std logic vector (8 downto 0));
end adder 8bit;
architecture adder_8bit_arch of adder 8bit is
begin
C <= std logic vector(unsigned(('0' & A)) + unsigned(('0' & B)));
end adder 8bit arch;
```

#### But...

- However, we have to convert each input and the concatenation first to unsigned, so that it is possible to add them.
- Afterwards, we have to convert them back to std\_logic\_vector because our output is std\_logic\_vector type.
- We can make life simpler with declaring the input as unsigned type directly.
- We dont need any kind of conversion in that way.

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use ieee.numeric std.all;
entity adder 8bitb is
port (
A,B: in unsigned (7 downto 0);
C: out unsigned (8 downto 0));
end adder 8bitb;
architecture adder 8bitb arch of adder 8bitb is
begin
   C \le ('0' \& A) + ('0' \& B);
end adder 8bitb arch;
```

#### But...

- Even the concatenation of a bit in the MSB is not a very good idea.
- We know in this case that the output needs to have 1 bit extra to avoid overflow.
- But lets think, we need to do multiplication, the output bits will be about double the input size.
- For example, the output should be 16-bit if we multiply two 8-bit vectors to avoid overflow.
- We can do some other operations like division or multiply-and-accumulate where the output size could be different.
- How many bits are we gonna concatenate in each case? It would be nearly impossible to keep track of all those concatenations.
- Thats why numeric\_std comes with a very useful function called resize.
- This function can take the first argument as the logic operations, for example A+B and the second argument as the size of the desired output.
- In this case, we want to have an output of 9 bits.
- So the second argument is going to be 9.
- The overall VHDL code would be resize(A+B,9);

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use ieee.numeric std.all;
entity adder 8bitc is
port (
A,B: in unsigned (7 downto 0);
C: out unsigned (8 downto 0));
end adder 8bitc;
architecture adder 8bitc arch of adder 8bitc is
begin
C \leq resize(A+B, 9);
end adder 8bitc arch;
```

## Signed unsigned

- You might have noticed already that the second and third VHDL codes look much simpler and cleaner than the first one.
- If the first code was not so simple, it would make things more messy and it would be impossible to keep track for a big design.
- That's why we recommend using unsigned and signed instead of the std\_logic\_vector.

## Signed vs unsigned in VHDL

- Signed and unsigned types exist in the numeric\_std package, which is part of the ieee library.
- It should be noted that there is another package file that is used frequently to perform mathematical operations: std\_logic\_arith.
- However, std\_logic\_arith is not an official ieee supported package file and it is not recommended for use in digital designs.
- A signal that is defined as type signed means that the tools interpret this signal to be either positive or negative.
- A signal that is defined as type unsigned means that the signal will be only positive.
- Internally, the FPGA will use Two's Complement representation.
- For example, a 3-bit signal can be interpreted according to the table below:

## Signed vs unsigned in VHDL

| Bits | Unsigned value | Signed value |
|------|----------------|--------------|
| 011  | 3              | 3            |
| 010  | 2              | 2            |
| 001  | 1              | 1            |
| 000  | 0              | 0            |
| 111  | 7              | -1           |
| 110  | 2              | -2           |
| 101  | 5              | -3           |
| 100  | 4              | -4           |

### Thank You