# DCACHE MAS

Based on your updated requirements:

1. Cache Size: 2 KB=2048 bytes

2. Cache Line Size (Block Size): 128 bits=16 bytes

3. **Associativity:** 4-way set-associative

CPU Access: Read/Write 32-bit words.

Let's re-derive the parameters and address breakdown:

Number of Cache Lines: 16 bytes/line2048 bytes=128 lines

• Number of Sets: 4 ways128 lines=32 sets

## **Explanation of FSM States:**

The Finite State Machine (FSM) controls the overall behavior of the cache, managing transitions between different operations like looking up data, fetching from memory, or writing back dirty lines.

## **IDLE State:**

- **Purpose:** This is the default state where the cache is waiting for a request from the CPU.
- Behavior:
  - o cpu\_ready is asserted, indicating the cache is available.
  - If cpu\_req is asserted by the CPU, the cache captures the cpu\_addr, cpu\_we (write enable), and cpu\_wdata (if it's a write).
  - Transition: Moves to the LOOKUP state to process the request.

#### **LOOKUP State:**

Purpose: In this state, the cache performs the core logic of checking for a cache hit or
miss. It compares the tag of the requested address with the tags stored in the cache
memory for the corresponding set. It also identifies if there's an invalid way or the Least
Recently Used (LRU) way.

#### Behavior:

- The cpu\_addr is decomposed into its Tag, Index, and Offset components.
- For the given req\_idx (set index), the tags of all 4 ways are compared with req\_tag.
- If Hit (is\_hit is true):
  - cpu\_hit is asserted, cpu\_miss is de-asserted.

- cpu\_valid is asserted, and cpu\_rdata is driven with the data from the hit cache line.
- The LRU counter for the hit way is reset to 0 (most recently used), and other valid ways in the set have their LRU counters incremented.
- If the original request was a write (req\_we\_reg is true), the req\_wdata\_reg is written to the cache line, and its cache\_dirty bit is set.
- **Transition**: Returns to IDLE.
- o If Miss (is\_hit is false):
  - cpu\_hit is de-asserted, cpu\_miss is asserted.
  - The cache checks if there's an invalid\_way available in the set.
  - If no invalid\_way is found (all ways are valid), it identifies the lru\_way (the way with the highest LRU counter).
  - If lru\_way is dirty (is\_lru\_dirty is true): The cache needs to write this dirty line back to main memory before fetching the new line.
    - Transition: Moves to WRITE BACK.
  - If 1ru\_way is clean (or if an invalid\_way was found): No write-back is needed. The cache can directly proceed to fetch the required line from main memory.
    - Transition: Moves to FETCH\_LINE.

#### **WRITE\_BACK State:**

- **Purpose:** This state is entered when a cache miss occurs and the Least Recently Used (LRU) cache line that needs to be evicted is dirty (meaning it has been modified in the cache but not yet written back to main memory).
- Behavior:
  - mem\_req and mem\_we are asserted to initiate a write operation to main memory.
  - mem\_addr is set to the full address of the evicted line (Tag + Index + Offset bits all zero).
  - mem\_wdata is set to the evicted\_data.
  - Transition: Moves to WRITE\_BACK\_WAIT.

#### WRITE\_BACK\_WAIT State:

- **Purpose:** The cache waits here for the main memory to acknowledge that it has accepted the write-back data.
- Behavior:
  - Keeps mem\_req and mem\_we asserted.
  - o **If mem\_ready is asserted by main memory:** The write-back is complete.
    - mem\_req is de-asserted.

■ **Transition:** Moves to FETCH\_LINE to now fetch the line that caused the original miss.

### **FETCH\_LINE State:**

- Purpose: This state is entered after a cache miss (either directly if the evicted line was clean/invalid, or after a WRITE\_BACK\_WAIT if the evicted line was dirty). The cache requests the required data line from main memory.
- Behavior:
  - mem\_reg is asserted to initiate a read operation from main memory.
  - mem\_we is de-asserted (for a read).
  - o mem\_addr is set to the full address of the requested line.
  - Transition: Moves to FETCH\_WAIT.

## **FETCH\_WAIT State:**

- **Purpose:** The cache waits here for the main memory to provide the requested data line.
- Behavior:
  - Keeps mem\_reg asserted.
  - If mem\_valid is asserted by main memory: The data is available on mem\_rdata.
    - mem\_req is de-asserted.
    - Transition: Moves to REFILL.

#### **REFILL State:**

- **Purpose:** This state is responsible for writing the newly fetched data line from main memory into the cache.
- Behavior:
  - The mem\_rdata is written into the selected cache way (either the previously identified invalid\_way or the lru\_way).
  - The corresponding cache\_tag is updated, and the cache\_valid bit is set.
  - The LRU counter for this newly filled way is reset to 0, and other valid ways in the set have their LRU counters incremented.
  - Write-Allocate Logic: If the original CPU request was a write (req\_we\_reg was true), the req\_wdata\_reg is immediately applied to the newly refilled line, and its cache\_dirty bit is set. If it was a read, the dirty bit is cleared.
  - cpu\_valid is asserted, and cpu\_rdata is driven with the fetched data (or the modified data if it was a write-allocate).
  - o **Transition:** Returns to IDLE, ready for the next CPU request.