# ECE 510 FUNDAMENTAL PRE-SILICON FUNCTIONAL VALIDATION SPRING 2016

# HARDWARE IMPLEMENTAION OF PDP8 INSTRUCTION SET ARCHITECTURE (ISA) LEVEL SIMULATOR

BY

BHARATH REDDY GODI,
SURENDRA MADDULA.

# **Contents:**

- 1. Overview of PDP-8 Architecture.
- 2. Understanding of the full chip Design.
- 3. Chip level block diagram.
- 4. Unit level block diagrams.
- 5. Finite State Machine for Instruction Decoder unit.
- 6. Finite State Machine for Instruction Execution unit.
- 7. Verification Plan
- 8. References

## **Overview of PDP-8 Architecture:**

**Introduction:** The PDP-8 (Programmed Data Processor) was introduced in 1965 by Digital Equipment Corporation (DEC). The original PDP-8 was built using transistor technology making it a second generation computer but a third generation model using MSI technology, the PDP8/I, was introduced in 1968. The PDP-8 was considered a *mini-computer* because of its small size and low cost. Memory consisted of 4K words, each word being 12 bits.

The Full system is divided in to below blocks:

- 1. Instruction decode block
- 2. Instruction execution block
- 3. Memory block
- 4. Clock generator block

# **Understanding of the full chip Design:**

The Full chip system consists of a Memory Unit, Instruction fetch and decode unit, and an Instruction execution unit. The memory consists of 4096 words. Where word length of each word is 12 bit each. The memory unit reads the data from a compiled pdp8 assembly language test.

The chip will be in reset initially. It comes out of reset when reset\_n signal is asserted high. Once after coming out of reset, the instruction fetch and decode unit fetches the first instruction from a base address i.e. Octal 200.

The instruction fetch and decode unit sends the fetched instruction to instruction execution unit where it does the specified operations based on instruction and reads from memory or writes from memory. After finishing with the current instruction, IFD fetches the next instruction from the memory unit and gives it to EXE unit. This process continues until all the instructions in the memory are completed. The last instruction address is same the base address just to indicate that it is the last it is the instruction.

**Supported Instructions:** 

AND: Logical AND. The content of memory location specified by 'xxx' is combined with the content of the AC using a bitwise logical AND operation. The result is left in

the AC.

TAD: Two's Compliment Add. The content of memory location specified by 'xxx' is

added to the contents of the AC using two's compliment addition. The result is left in

the AC, if the result overflows, the LINK bit is complimented.

**ISZ**: **Increment and Skip if Zero.** The content of memory location specified by 'xxx' is

incremented by one and restored to memory. If the result of the increment was zero, the program counter (PC) is incremented one extra time to cause the execution of the

instruction following the ISZ to be skipped.

JMS: Jump to Subroutine. The address of the instruction following this one is stored

into the memory location specified by 'xxx' and the PC is set to the location following

'xxx'.

JMP: Jump. The PC is set to the location specified by 'xxx', causing the machine to

execute its next instruction from there.

**CLA\_CLL**: The **accumulator** and **link** will be cleared.

DCA: Deposit and Clear Accumulator. The content of the accumulator (AC) is stored

into the memory location specified by 'xxx' and the AC is cleared to zero.

NOP: No Operation

# **Full Chip Level block Diagram:**



# **Unit- Level Block Diagram of Instruction Decode.**



# **Unit- Level Block Diagram of Instruction Execution.**



# Chip - Level Block Diagram.



# **Finite State Machine for Instruction Decoder unit**



# **Finite State Machine for Instruction Execution unit:**

```
A= new_mem_opcode || new_op7_opcode
```

B= pdp\_op7\_opcode.CLA\_CLL

C= pdp\_mem\_opcode.TAD || pdp\_mem\_opcode.AND || pdp\_mem\_opcode.ISZ

D= pdp\_mem\_opcode.DCA

E= pdp\_mem\_opcode.JMS

F= pdp\_mem\_opcode.JMP

G= pdp\_mem\_opcode.TAD

H= pdp\_mem\_opcode.AND

I= pdp\_mem\_opcode.ISZ



## **Verification Plan:**

# **Technical Aspect:**

### 1. Description of Verification levels

We have chosen to verify in two levels, they are

- a. Unit Level
  - Unit level consists of verification of Instruction fetch and decode unit, Instruction execution unit and Memory unit.
- b. Chip Level
   Chip level consists of verification of all the three units together as a single unit. I.e. the Full functionality.

#### 2. Functions to be verified

#### IFD:

- 1. When reset\_n is asserted all the outputs and internal registers should be cleared.
- 2. When stall is asserted high, IFD should not fetch new instruction from the memory unit.
- 3. Check whether the instruction fetched are decoded properly.
- 4. When PC\_value is equal to base address after program starts, IFD should stop fetching further instructions.

#### EXE:

- 1. Check whether intended functionalities are executed properly (instruction like AND, JMP, CLA CLL, TAD, ISZ).
- 2. Check whether PC\_value is calculated properly (during Jump & non-jump instructions).

#### 3. Specific tests and methods & Validation Strategy

IFD: Black box testing. Random verification.

- a. Initiators clkgen driver stub
- b. Responders-instr exec stub, memory pdp8 stub
- c. Checkers-Ifd\_checker

**EXE:** Black box testing. Random verification.

- a. Initiators clkgen driver stub
- b. Responders-instr\_decode\_stub, memory\_pdp8\_stub
- c. Checkers- exe\_checker

CHIP LEVEL: Grey box testing. Formal verification.

- a. Checkers-full\_chip\_checker
- b. Scoreboard-full\_chip\_scoreboard

#### 4. Coverage requirements

- 1. The environment has exercised all types of commands and transactions.
- 2. The environment has driven varying degrees of legal concurrent stimulus.
- 3. The initiator and responder components have driven errors in to the DUV.

#### **5.** Corner case Scenarios:

To be prepared

## **Project management aspect:**

## 1. Required tools

- Questa sim simulator.
- Version: Questa Sim -64 10.4c
- Verification Language System Verilog

## 2. Risks and dependencies

**Risks**: There are no potential risks observed. Since all the requirements are cleared and development code was freeze.

**Dependencies**: Schedule for the validation activity has been prepared. Resource and tool availability has no problem with executing the plan.

## 3. Resources requirements

Team members:

- Bharath Reddy Godi: Unit level verification of Execution unit.
- Surendra Maddula: Unit level verification of Decode and Memory unit.

Chip level verification, coverage and report written by both of us.

## 4. Schedule details

| S.NO | DATE       | TASK                                                   |
|------|------------|--------------------------------------------------------|
| 1    | 05/08/2016 | Understanding of Project.                              |
| 2    | 05/11/2016 | More Clarity about the project. Proposal preparations. |
| 3    | 05/18/2016 | Proposal demo.                                         |
| 4    | 05/23/2016 | Planned completion of IFD unit.                        |
| 5    | 05/26/2016 | Planned completion of EXE unit.                        |
| 6    | 05/29/2016 | Planned completion of memory unit.                     |
| 7    | 06/05/2016 | Full chip verification                                 |
| 8    | 06/05/2016 | Documentation                                          |
| 9    | 06/09/2016 | Final Demo.                                            |

### **References:**

- 1. <a href="http://www4.wittenberg.edu/academics/mathcomp/shelburne/comp255/notes/P">http://www4.wittenberg.edu/academics/mathcomp/shelburne/comp255/notes/P</a>
  <a href="mailto:DP80verview.htm">DP80verview.htm</a>
- 2. <a href="http://homepage.cs.uiowa.edu/~jones/pdp8/man/micro.html#group1">http://homepage.cs.uiowa.edu/~jones/pdp8/man/micro.html#group1</a>
- 3. <a href="https://en.wikipedia.org/wiki/PDP-8">https://en.wikipedia.org/wiki/PDP-8</a>
- 4. Lecture slides