# **AVR1012: XMEGA A Schematic Checklist**

# AMEL

# 8-bit **AVR**® Microcontrollers

# **Application Note**

#### **Features**

- Power Supplies
- Backup battery for XMEGA A3B
- · Reset circuit
- · Clocks and crystal oscillators
- · External bus interface
- JTAG and PDI

#### 1 Introduction

A good hardware design comes from a proper schematic. Since  $AVR^{@}$  XMEGA<sup>TM</sup> A devices have a fair number of pins and functions, the schematic for these devices can be large and quite complex.

This application note describes a common checklist which should be used when starting and reviewing the schematics for a XMEGA A design.



Rev. 8278B-AVR-03/10



## 2 Power Supplies

#### 2.1 Power Supply Connections

Figure 2-1. Power Supply schematic



Table 2-1. Power Supply Connections

| Signal name | Recommended pin connection                                                                                                                                  | Description            |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| VCC         | 1.6 V to 3.6 V Decoupling/filtering capacitors 100 nF <sup>(1)(2)</sup> and 10 μF <sup>(1)</sup> Decoupling/filtering inductor 10μH <sup>(1)(3)</sup>       | Digital supply voltage |
| AVCC        | 1.6 V to 3.6 V Decoupling/filtering capacitors 100 nF $^{(1)(2)}$ and 10 $\mu$ F $^{(1)}$ Ferrite bead $^{(4)}$ prevents the VCC noise interfering the AVCC | Analog supply voltage  |
| GND         |                                                                                                                                                             | Ground                 |

- 1. These values are given only as a typical example.
- 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group, low ESR caps should be used for better decoupling.
- 3. Wire wound inductor should be added between the external power and the VCC for power filtering.
- 4. Ferrite bead has better filtering performance than the common inductor at high frequency. It can be added between VCC and AVCC for preventing digital noise from entering the analog power. The BEAD should provide enough impedance (e.g.  $50\Omega$  at 20 MHz and 220  $\Omega$  at 100MHz) for separating the digital power to the analog power.

Notes

#### 2.2 Battery Backup Module Connections

This section is only for the application which uses the battery backup function of the XMEGA A3B devices, such as the ATxmega256A3B. Upon main power loss the device will detect this and automatically switch the Battery Backup Module to be powered from the VBAT pin.

Figure 2-2. Battery Backup Module Schematic



Table 2-2. Battery Backup Module Connections

| Signal name | Recommended pin connection | Description                          |
|-------------|----------------------------|--------------------------------------|
| VBAT        | 1.8 V to 3.6 V             | Battery Backup Module supply voltage |
| GND         |                            | Ground                               |

To run the Real Time Counter a 32.768 kHz crystal oscillator must be connected between the TOSC1 and TOSC2 pins when running from VBAT.



Notes



#### 2.3 External Analog Reference Connections

The following schematic checklist is only necessary if the design is using the external analog reference. If the internal reference is used, the circuit is not necessary.

Close to device (every pin)

AREFA

EXTERNAL REFERENCE1

4.7µF

AREFB

AREFB

GND

GND

Figure 2-3. External Analog Reference schematic with Two References

Figure 2-4. External Analog Reference schematic with One Reference



Table 2-3. External Analog Reference Connections

| Signal name | Recommended pin connection                              | Description                         |
|-------------|---------------------------------------------------------|-------------------------------------|
|             | 1.0V to AVCC-0.6V for ADC                               |                                     |
|             | 1.1V to AVCC-0.6V for DAC                               |                                     |
|             | Decoupling/filtering capacitors                         | External reference from AREF pin on |
| AREFA       | 100 nF <sup>(1)(2)</sup> and 4.7 $\mu$ F <sup>(1)</sup> | PORT A.                             |
|             | 1.0V to AVCC-0.6V for ADC                               |                                     |
|             | 1.1V to AVCC-0.6V for DAC                               |                                     |
|             | Decoupling/filtering capacitors                         | External reference from AREF pin on |
| AREFB       | 100 nF <sup>(1)(2)</sup> and 4.7 μF <sup>(1)</sup>      | PORT B.                             |
| GND         |                                                         | Ground                              |

1. These values are given only as a typical example.

Notes

2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group.





#### 3 External Reset circuit

The external reset circuit is connected to RESET pin when the external reset function is used. If internal reset is used, the circuit is not necessary. The reset switch also can be removed, if the manual reset is not necessary.

Figure 3-1. External Reset circuit example schematic



Table 3-1. Reset circuit Connections

| Signal name | Recommended pin connection        | Description |
|-------------|-----------------------------------|-------------|
|             | Reset low level threshold voltage |             |
|             | VCC = 2.7 - 3.6V: Below 0.45*VCC  |             |
| RESET       | VCC = 1.6 - 2.7V: Below 0.42*VCC  | Reset pin   |

This pull-up resistor makes sure that reset does not go low unintended. When the PDI programming and debugging is used, the reset line is used as clock. The reset pull-up should be 10k or weaker, or be removed altogether.

Any reset capacitors should be removed if PDI programming and debugging is used. Other external reset sources should be disconnected.

Notes

# 4 Clocks and crystal oscillators

#### 4.1 External clock source

Figure 4-1. External clock source example schematic



Table 4-1. External clock source Connections

| Signal name | Recommended pin connection                          | Description                          |
|-------------|-----------------------------------------------------|--------------------------------------|
| XTAL1       | XTAL1 is used as input for an external clock signal | Input for inverting Oscillator pin 1 |
| XTAL2       | Can be left unconnected or used as GPIO             |                                      |

#### 4.2 Crystal oscillator

Figure 4-2. Crystal oscillator example schematic







Table 4-2. Crystal oscillator checklist

| Signal name | Recommended pin connection                | Description                      |
|-------------|-------------------------------------------|----------------------------------|
| XTAL1       | Biasing capacitor 15 pF <sup>(1)(2)</sup> | External crystal between 0.4 MHz |
| XTAL2       | Biasing capacitor 15 pF <sup>(1)(2)</sup> | to 16 MHz                        |

1. These values are given only as a typical example. Please refer to the crystal datasheet to determine the capacitor value for the crystal used or refer to the application note "AVR1003: Using the XMEGA Clock System".

Notes

2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group.

#### 4.3 External Real Time Oscillator

The Low-frequency Crystal Oscillator is optimized for use with a 32.768 kHz watch crystal. When selecting crystals, load capacitance and crystal's Equivalent Series Resistance, ESR must be taken into consideration. Both values are specified by the crystal vendor.

XMEGA oscillator is optimized for very low power consumption, and thus when selecting crystals, see Table 4-3 for maximum ESR recommendations on 9 pF and 12.5 pF crystals.

The Low-frequency Crystal Oscillator provides an internal load capacitance of typical 8.0 pF. Crystals with recommended 8.0 pF load capacitance can be without external capacitors as shown in Figure 4-3.

Table 4-3. Maximum ESR Recommendation for 32.768 kHz Watch Crystal

| Crystal CL (pF) | Max ESR [kΩ] <sup>(1)</sup> |
|-----------------|-----------------------------|
| 9.0             | 65                          |
| 12.5            | 30                          |

Note: 1. Maximum ESR is typical value based on characterization

Figure 4-3. External real time oscillator without biasing capacitor



Crystals specifying load capacitance (CL) higher than 8.0 pF, require external capacitors applied as described in Figure 4-4.

To find suitable load capacitance for a 32.768 kHz crysal, please consult the crystal datasheet.

Figure 4-4. External real time oscillator with biasing capacitor



Table 4-4. External real time oscillator checklist

| Signal name | Recommended pin connection                | Description            |
|-------------|-------------------------------------------|------------------------|
| TOSC1       | Biasing capacitor 22 pF <sup>(1)(2)</sup> | Timer Oscillator pin 1 |
| TOSC2       | Biasing capacitor 22 pF <sup>(1)(2)</sup> | Timer Oscillator pin 2 |

1. These values are given only as a typical example. Please refer to the crystal datasheet to determine the capacitor value for the crystal used or refer to the application note "AVR1003: Using the XMEGA Clock System".

Notes

2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group.





#### 5 External bus interface

The External Bus Interface (EBI) is the interface for connecting external peripheral and memory to access it through the data memory space.

The EBI can interface external SRAM, SDRAM, and/or peripherals such as LCD displays and other memory mapped devices.

#### **5.1 SRAM Configuration**

#### 5.1.1 8-bit SRAM No Multiplexing

Figure 5-1. 8-bit SRAM No Multiplexing Connection



#### 5.1.2 8-bit SRAM Multiplexing Address Byte 0 and 1

Figure 5-2. 8-bit SRAM Multiplexing address byte 0 and 1 Connection



#### 5.1.3 8-bit SRAM Multiplexing Address Byte 0 and 2

Figure 5-3. 8-bit SRAM Multiplexing address byte 0 and 2 Connection



#### 5.1.4 8-bit SRAM Multiplexing Address Byte 0, 1 and 2

Figure 5-4. 8-bit SRAM Multiplexing address byte 0,1 and 2 Connection







#### 5.2 The SRAM Low Pin Count (LPC) configuration

#### 5.2.1 8-bit SRAM Multiplexing Data with Address Byte 0

Figure 5-5. 8-bit SRAM Multiplexing Data with Address Byte 0 Connection



#### 5.2.2 8-bit SRAM Multiplexing Data with Address Byte 0 and 1

Figure 5-6. 8-bit SRAM Multiplexing Data with Address Byte 0 and 1 Connection



# **5.3 SDRAM Configuration**

#### 5.3.1 4-bit SDRAM 3-Port EBI Configuration

Figure 5-7. 4-bit SDRAM 3-Port EBI Configuration







# **6 JTAG and PDI ports**

### 6.1 JTAG port interface

Figure 6-1. JTAG port interface example schematic



Table 6-1. JTAG port interface checklist

| Signal name | Description                                               |
|-------------|-----------------------------------------------------------|
| TMS         | Test mode select, sampled on rising TCK.                  |
| TDO         | Test data output, driven on falling TCK.                  |
| TCK         | Test clock, fully asynchronous to system clock frequency. |
| RESET       | Device external reset line.                               |
| TDI         | Test data input, sampled on rising TCK.                   |

# 6.2 PDI port interface

Figure 6-2. PDI port interface example schematic



Table 6-2. PDI port interface checklist

| Signal name | Recommended pin connection                                                                                                                                                                                                                                                                                                                                           | Description                     |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| PDI_CLK     | This pull-up resistor makes sure that reset does not go low unintended. When the PDI programming and debugging is used, the reset line is used as clock. The reset pull-up should be 10k or weaker, or be removed altogether.  Any reset capacitors should be removed if PDI programming and debugging is used. Other external reset sources should be disconnected. | PDI clock input / Reset pin     |
| PDI_DATA    |                                                                                                                                                                                                                                                                                                                                                                      | PDI_DATA: PDI data input/output |





# 7 Suggested reading

#### 7.1 Device datasheet

The device datasheet contains block diagrams of the peripherals and details about implementing firmware for the device. The datasheet is available on <a href="http://www.atmel.com/AVR">http://www.atmel.com/AVR</a> in the Datasheets section.

#### 7.2 Evaluation kit schematic

The evaluation kit ATAVRXPLAIN contains the full schematic for the board; it can be used as a reference design. The schematic is available on <a href="http://www.atmel.com/AVR">http://www.atmel.com/AVR</a> in the Tools & Software section.



#### **Headquarters**

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

France

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

http://www.atmel.com/

Technical Support

avr@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Request www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2010 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, AVR<sup>®</sup>, AVR<sup>®</sup> logo and others, are the registered trademarks, XMEGA<sup>™</sup> and others are trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.