# Ankara University Computer Engineering Department COM3076 Computer Architecture Final Exam

Name-Surname:

| Good luc                        |               | QUESTIONS                                                                                                                                                                                           |                 |
|---------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|                                 |               | the following questions considering modern computers. ist the four main <b>structural components of a computer</b> .                                                                                |                 |
| u. (o po.                       | 1.            |                                                                                                                                                                                                     |                 |
|                                 | 2.            |                                                                                                                                                                                                     |                 |
|                                 | 3.            |                                                                                                                                                                                                     |                 |
|                                 | 4.            |                                                                                                                                                                                                     |                 |
| b. (5 poi                       |               | ist the four major <b>structural components of a processor</b>                                                                                                                                      |                 |
|                                 | 1.            |                                                                                                                                                                                                     |                 |
|                                 | 2.            |                                                                                                                                                                                                     |                 |
|                                 | 3.            |                                                                                                                                                                                                     |                 |
|                                 | 4.            |                                                                                                                                                                                                     |                 |
| 20,000rpm. The the disk uses se | disk<br>quent | have a disk with an average seek time of 3ms. Its rois organized as 512-byte sectors with 500 sectors per tracial organization.  Ilow long would it take to read a file consisting of 3000 sectors. | ck. Assume that |
| b. (5 poi                       | nts) ∖        | Vhat is the total size of the file read in <b>MB</b> ?                                                                                                                                              |                 |
| 3. (5 points) V                 | √hat i        | s the advantage of using data striping in RAID (Redur                                                                                                                                               | ndant Arrays of |

Independent Disks) systems for all levels? Explain in detail.

**4. (5 points)** List the three approaches for **storing the return address** in instructions.

| 1. |  |  |
|----|--|--|
| 2. |  |  |
| 3. |  |  |

**5. (5 points)** Assume that the 8bit input word initially stored to a location in memory is 01010101. When a word was read from the same memory location it is found that the check bits for the retrieved word was 1101. What was the word read from the memory? Use the table below for your calculations.

| 20.011 .0.      | our carcalation of |      |      |      |      |      |      |      |      |      |      |      |
|-----------------|--------------------|------|------|------|------|------|------|------|------|------|------|------|
| Bit<br>Position | 12                 | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    |
| Position number | 1100               | 1011 | 1010 | 1001 | 1000 | 0111 | 0110 | 0101 | 0100 | 0011 | 0010 | 0001 |
| Data bit        | D8                 | D7   | D6   | D5   |      | D4   | D3   | D2   |      | D1   |      |      |
| Check<br>bit    |                    |      |      |      | C8   |      |      |      | C4   |      | C2   | C1   |

| Retrieved word |  |  |  |
|----------------|--|--|--|
|                |  |  |  |

- **6. (10 points)** Assume that you are asked to implement a 64Mbyte memory using eight 8Mbyte memory chips. The word size for the chips is given as 8bits.
  - a. (5 points) What should be the length of a memory address?
  - **b.** (5 points) How would you perform the memory-mapping?
- **7. (5 points)** How can we extract the middle four bits of a byte using a logical operator. Explain by giving an example.
- **8. (10 points)** Draw the complete instruction cycle diagram with **10 states** (including indirect and interrupt states). Note that you need to draw the diagram with all labels correctly depicted to get a full mark or you will receive none.

## **9. (15 points)** Assume that you have the instruction format described below:

| OPCODE | MODE  | I     | OPE1  | OPE2  |
|--------|-------|-------|-------|-------|
| 4 bit  | 2 bit | 2 bit | 8 bit | 8 bit |

The OPCODE field specifies the instruction as below. Assume the instructions take 2 parameters. Example:

SAL RX, 5; performs left arithmetic shift 5 times on RX register.

0001 is the code for SAL (Shift Arithmetic Left) instruction.

0010 is the code for SAR (Shift Arithmetic Right) instruction.

0100 is the code for the ROL (Rotate Left) instruction.

Note that the second operand can be stored in a register or memory location.

The MODE field indicates whether either of the OPE1 and OPE2 are register or memory addresses:

00: OPE1 and OPE2 are memory addresses.

01: OPE1 is register, OPE2 is memory address.

10: OPE1 is memory address, OPE2 is register.

11: OPE1 and OPE2 are registers.

| 00 | R0 | EB |
|----|----|----|
| 01 | R1 | B3 |
| 10 | R2 | 00 |
| 11 | R3 | 51 |

Code

Registers

Register Value

| Memory  |       |  |  |  |  |
|---------|-------|--|--|--|--|
| Address | Value |  |  |  |  |
|         |       |  |  |  |  |
| A1      | 03    |  |  |  |  |
| A2      | A3    |  |  |  |  |
| A3      | 04    |  |  |  |  |
| A4      | A1    |  |  |  |  |
| A5      | 03    |  |  |  |  |
|         |       |  |  |  |  |

I field indicates whether indirection is used:

00: No indirection is used for both OPE1 and OPE2.

01: Indirection is used only for OPE1.

10: Indirection is used only for OPE2.

11: Indirection is used for both OPE1 and OPE2.

Show the <u>output result and used operands</u> for the following instructions for the given memory and register values by giving full explanation of your solution to get a mark. Use (X) notation to indicate indirection where X can be a register (denote as e.g. R1) or a memory location (denote as e.g. [A1]).

### i. (5 points)

| OPCODE | MODE | -  | OPE1     | OPE2     |
|--------|------|----|----------|----------|
| 0100   | 01   | 00 | 00000011 | 10100101 |

| Operands<br>Used | Result (in hexadecimal notation) |
|------------------|----------------------------------|
|                  |                                  |

#### ii. (5 points)

| OPCODE | MODE | -  | OPE1     | OPE2     |
|--------|------|----|----------|----------|
| 0001   | 01   | 10 | 00000001 | 10100100 |

| Operands<br>Used | Result (in hexadecimal notation) |
|------------------|----------------------------------|
|                  |                                  |

### iii. (5 points)

| OPCODE | MODE | I  | OPE1     | OPE2     |
|--------|------|----|----------|----------|
| 0010   | 01   | 11 | 00000010 | 10100010 |

| Operands<br>Used | Result (in hexadecimal notation) |  |  |
|------------------|----------------------------------|--|--|
|                  |                                  |  |  |

**10. (10 points)** Answer the following questions about cache memories.

a. (5 points) List the four cache replacement algorithms.

| 1. |  |
|----|--|
| 2. |  |
| 3. |  |
| 4. |  |

**b. (5 points)** Given a main memory of 32Mbytes and a cache memory with a capacity of 128Kbytes. Data can be transferred between the main memory and the cache as blocks of 4 bytes. What should be the length of the tag and line fields if direct mapping is used?

| Tag | Line | Word   |
|-----|------|--------|
|     |      | 2 bits |

11. (15 points) Answer the following questions considering pipelining:

**a. (5 points)** Suppose you have a program with **100 lines of instructions**, not including any branching. There are a total of **six stages** for an instruction, each stage taking a single cycle. Compute the **speed-up** when pipelining is used rather than sequential execution.

**b.** (10 points) You have a system with a single memory port, but a separate port is available dedicated to the stack. So you need to be careful when accessing the memory. Consider the following pipelining scenario to identify the types of the hazards and indicate the numbers of related instructions (which pair of instructions) along with the reason why they occurred. Note that out instruction uses an I/O port isolated from the memory.

| # | Instruction/Time | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 |
|---|------------------|----|----|----|----|----|----|----|----|----|----|
| 1 | add ax, [si]     | FI | DI | FO | EI | WO |    |    |    |    |    |
| 2 | push bx          |    | FI | DI | FO | EI | WO |    |    |    |    |
| 3 | out bx           |    |    | FI | DI | FO | EI | WO |    |    |    |
| 4 | add cx, dx       |    |    |    | FI | DI | FO | EI | WO |    |    |
| 5 | and bx, 0        |    |    |    |    | FI | DI | FO | EI | WO |    |
| 6 | add bx, cx       |    |    |    |    |    | FI | DI | FO | EI | WO |

| Hazard<br># | Hazard Type | Instruction Numbers (instA, instB) | Reason |
|-------------|-------------|------------------------------------|--------|
| 1.          |             |                                    |        |
| 2.          |             |                                    |        |