# Muhammad Farhan Azmine

540-557-8751 muhammadfarhan@vt.edu

[Website-Portfolio]

[Github]

[linkedin]

#### Education

Virginia Tech (GPA: 4.00 / 4.00)

PhD in Computer Engineering (Direct PhD; MS completed)

Blacksburg & Alexandria, VA Aug 2022 - Dec 2026 (Expected)

Bangladesh University of Engineering and Technology (BUET)

Bachelors of Science in Electrical & Electronics Engineering

Dhaka, Bangladesh Jan 2013 – Sep 2017

• Relevant Coursework: Advanced Digital Design, Advanced Computer Architecture, Testing VLSI Techniques, VLSI Device Modeling, Advanced Analog IC Design, Deep Learning, Advanced Machine Learning, Computation in Data Science

#### **Publications**

- Muhammad F. A., Li, R., Sharma, G., & Yi, Y. (2025). SpikeSpec: On-Chip Learning Neuromorphic Accelerator for Spectrum Sensing. IEEE Transaction CAD, Feb 2025.
- Li, R., Muhammad F. A., Sharma, G., & Yi, Y. (2025). Efficient Digital Architecture of Spiking Encoders. In Proc. ISQED 2025.
- Lin, C., Muhammad F. A., Liang, Y., & Yi, Y. (2024). Neuro-Inspired AI Accelerator for 6G Networks. Front. Comput. Neurosci.
- Lin, C., Muhammad F. A., & Yi, Y. (2023). Accelerating Wireless Communications with FPGA-Based Al. In ICCAD 2023.

### Work Experience

Research Assistant (Functioning as RTL Engineer - Complex Digital System Design & Verification) Supervisor: Dr. Yang (Cindy) Yi

June 2023 - present

RISC-V Single-Cycle CPU Verification Framework with property based formal verification module Cadence JasperGold [Github link]

Fall 25

- 40+ RISC-V ISA instructions formally verified through SystemVerilog property checks, achieving 100% proof convergence on properties in Cadence JasperGold and 98% functional coverage in Cadence Xcelium simulation.
- 100% property pass rate attained using a self-checking testbench with assertions, functional coverage points, and scoreboard-style comparisons, enabling automated closure of all directed and random tests.
- 1:1 property-to-ISA mapping accelerated debug by 45%, supported by waveform tracing in Cadence SimVision.
- 50% regression debug effort reduced by abstracting register/memory monitors integrated into a UVM-lite style environment.
- Simulation runtime reduced by 30% through optimized testbench stimulus generation and use of parallel regression runs in Cadence vManager, enabling scalable verification closure.

## Spiking Neural Network RTL architecture design with On-Chip learning for Spectrum-Sensing [Github link]

Fall 22 - Spring 24

- Achieved 100% SystemVerilog DUT post-silicon validation through UART FIFO & FSM controller interfacing with ZynQ CPU, enabling real-time sample delivery to RTL neural network (PL) and result capture via ZynQ AXI-UART (PS), with a custom C++ parser.
- Ensured 0% state-space explosion in weight registers using Cadence JasperGold formal verification with coverage-analysis & property check
- Achieved 99.83% accuracy in fixed-point AI modeling of neural network using OOP based Python for algorithm verification
- Achieved 60% RTL area reduction via resource-shared adders & combinational logic, verified with Cadence Genus and Conformal
- Improved throughput by 58 MHz through critical path balancing, analyzed using Cadence Tempus
- Reduced latency by 50% using dual-port SRAM, validated in Cadence Xcelium Waveform

# An efficient recurrent neural network (RNN) inference chip design for MIMO OFDM symbol detection [Github link]

Spring 23-Fall 23

- Improved verification coverage by 30% compared to baseline BIST testbench in frame data transfer between Ethernet-PHY and target accelerator by creating over 4 protocol-variant Ethernet frame stimulus patterns including error-injection and backpressure scenarios
- Performed 100% Al algorithm verification using C++ simulator  $\langle 16, 10 \rangle$  fixed-point format with template libraries like std::vector
- Reduced IP area usage in SystemVerilog RTL by 33.3% through DSP48E1 IP integration at RTL-level for inference MAC operation
- Increased data transfer throughput 5x by Ethernet-MAC IP integration with target accelerator design at 125 MHz frequency
- Boosted design frequency by 100 MHz by implementing Clock Domain Crossing to achieve 200 MHz frequency for target accelerator through synchronizing with Ethernet PHY communication at 125 MHz using Ping-pong buffer, CDC AXI-handshake IPs and Asynchronous FIFOs

## **Technical Skills**

- Techniques: RTL design, STA, Power optimization, Clock-Domain-Crossing, UVM, DFT, FPGA-IP Integration, ASIC implementation
- Languages: SystemVerilog, Verilog, Matlab (Script), Python (OOP) [Github link], C++, Java [Github link], Tcl, Linux Shell
- Tools: Cadence Suite (Xcelium, Genus & JasperGold), TensorFlow, PyTorch, Vivado, Modelsim, Quartus
- Concepts: UVM, SVA Formal Verification, AXI-DMA, AXI4, UART, Ethernet-TCP/UDP, SPI, VGA, RISC V ISA, Cache memory mapping