- 7. If a 1-of-16 decoder with active-LOW outputs exhibits a LOW on the decimal 12 output, what are the inputs?
  - (a)  $A_3A_2A_1A_0 = 1010$
- **(b)**  $A_3A_2A_1A_0 = 1110$
- (c)  $A_3A_2A_1A_0 = 1100$
- **(d)**  $A_3A_2A_1A_0 = 0100$
- 8. A BCD-to-7 segment decoder has 0100 on its inputs. The active outputs are
  - (a) a, c, f, g
- **(b)** b, c, f, g
- (c) b, c, e, f
- (**d**) b, d, e, g
- 9. If an octal-to-binary priority encoder has its 0, 2, 5, and 6 inputs at the active level, the active-HIGH binary output is
  - **(a)** 110
- **(b)** 010
- (c) 101
- **(d)** 000
- 10. In general, a multiplexer has
  - (a) one data input, several data outputs, and selection inputs
  - (b) one data input, one data output, and one selection input
  - (c) several data inputs, several data outputs, and selection inputs
  - (d) several data inputs, one data output, and selection inputs
- 11. Data distributors are basically the same as
  - (a) decoders
- (b) demultiplexers
- (c) multiplexers
- (d) encoders
- **12.** Which of the following codes exhibit even parity?
  - (a) 10011000
- **(b)** 01111000
- (c) 111111111
- (d) 11010101

(e) all

(f) both answers (b) and (c)

# **PROBLEMS**

Answers to odd-numbered problems are at the end of the book.

## Section 6-1 Half and Full Adders

- 1. For the full-adder of Figure 6–4, determine the outputs for each of the following inputs
  - (a)  $A = 0, B = 1, C_{in} = 0$
- **(b)**  $A = 1, B = 0, C_{in} = 1$
- (c)  $A = 0, B = 0, C_{in} = 0$
- 2. What are the half-adder inputs that will produce the following outputs:
  - (a)  $\Sigma = 0, C_{\text{out}} = 0$
- **(b)**  $\Sigma = 1, C_{\text{out}} = 0$
- (c)  $\Sigma = 0, C_{out} = 1$
- **3.** Determine the outputs of a full-adder for each of the following inputs:

- (a)  $A = 1, B = 0, C_{in} = 0$  (b)  $A = 0, B = 0, C_{in} = 1$  (c)  $A = 0, B = 1, C_{in} = 1$  (d)  $A = 1, B = 1, C_{in} = 1$

## Section 6-2 Parallel Binary Adders

4. For the parallel adder in Figure 6–69, determine the complete sum by analysis of the logical operation of the circuit. Verify your result by longhand addition of the two input numbers.



**5.** Repeat Problem 4 for the circuit and input conditions in Figure 6–70.



## **FIGURE 6-70**

**6.** The circuit shown in Figure 6–71 is a 4-bit circuit that can add or subtract numbers in a form used in computers (positive numbers in true form; negative numbers in complement form). (a) Explain what happens when the  $\overline{Add/Subt}$ . input is HIGH. (b) What happens when  $\overline{Add/Subt}$ . is LOW?



# FIGURE 6-71

- **7.** For the circuit in Figure 6–71, assume the inputs are  $\overline{Add}/Subt$ . = 1, A = 1010, and B = 1101. What is the output?
- **8.** The input waveforms in Figure 6–72 are applied to a 2-bit adder. Determine the waveforms for the sum and the output carry in relation to the inputs by constructing a timing diagram.



**9.** The following sequences of bits (right-most bit first) appear on the inputs to a 4-bit parallel adder. Determine the resulting sequence of bits on each sum output.

| $A_1$ | 1010 |
|-------|------|
| $A_2$ | 1100 |
| $A_3$ | 0101 |
| $A_4$ | 1101 |
| $B_1$ | 1001 |
| $B_2$ | 1011 |
| $B_3$ | 0000 |
| $B_4$ | 0001 |

**10.** In the process of checking a 74HC283 4-bit parallel adder, the following logic levels are observed on its pins: 1-HIGH, 2-HIGH, 3-HIGH, 4-HIGH, 5-LOW, 6-LOW, 7-LOW, 9-HIGH, 10-LOW, 11-HIGH, 12-LOW, 13-HIGH, 14-HIGH, and 15-HIGH. Determine if the IC is functioning properly.

# Section 6-3 Ripple Carry and Look-Ahead Carry Adders

**11.** Each of the eight full-adders in an 8-bit parallel ripple carry adder exhibits the following propagation delay:

| A to $\Sigma$ and $C_{\text{out}}$ :        | 20 ns |
|---------------------------------------------|-------|
| <i>B</i> to $\Sigma$ and $C_{\text{out}}$ : | 20 ns |
| $C_{\rm in}$ to $\Sigma$ :                  | 30 ns |
| $C_{\rm in}$ to $C_{\rm out}$ :             | 25 ns |

Determine the maximum total time for the addition of two 8-bit numbers.

**12.** Show the additional logic circuitry necessary to make the 4-bit look-ahead carry adder in Figure 6–17 into a 5-bit adder.

# Section 6-4 Comparators

13. The waveforms in Figure 6–73 are applied to the comparator as shown. Determine the output (A = B) waveform.



# FIGURE 6-73

**14.** For the 4-bit comparator in Figure 6–74, plot each output waveform for the inputs shown. The outputs are active-HIGH.



- 15. For each set of binary numbers, determine the output states for the comparator of Figure 6–21.
  - (a)  $A_3A_2A_1A_0 = 1010$  $B_3B_2B_1B_0 = 1101$
- **(b)**  $A_3A_2A_1A_0 = 1101$  $B_3B_2B_1B_0 = 1101$
- (c)  $A_3A_2A_1A_0 = 1001$  $B_3B_2B_1B_0 = 1000$

## Section 6-5 Decoders

**16.** When a LOW is on the output of each of the decoding gates in Figure 6–75, what is the binary code appearing on the inputs? The MSB is  $A_3$ .



## FIGURE 6-75

- **17.** Show the decoding logic for each of the following codes if an active-HIGH (1) output is required:
  - **(a)** 1101
- **(b)** 1000
- **(c)** 11011
- **(d)** 11100

- **(e)** 101010
- **(f)** 111110
- **(g)** 000101
- **(h)** 1110110
- 18. Solve Problem 17, given that an active-LOW (0) output is required.
- **19.** You wish to detect only the presence of the codes 1010, 1100, 0001, and 1011. An active-HIGH output is required to indicate their presence. Develop the minimum decoding logic with a single output that will indicate when any one of these codes is on the inputs. For any other code, the output must be LOW.
- **20.** If the input waveforms are applied to the decoding logic as indicated in Figure 6–76, sketch the output waveform in proper relation to the inputs.



21. BCD numbers are applied sequentially to the BCD-to-decimal decoder in Figure 6–77. Draw a timing diagram, showing each output in the proper relationship with the others and with the inputs.



## **FIGURE 6-77**

22. A 7-segment decoder/driver drives the display in Figure 6–78. If the waveforms are applied as indicated, determine the sequence of digits that appears on the display.



#### **FIGURE 6-78**

#### Section 6-6 Encoders

- 23. For the decimal-to-BCD encoder logic of Figure 6–37, assume that the 9 input and the 3 input are both HIGH. What is the output code? Is it a valid BCD (8421) code?
- 24. A 74HC147 encoder has LOW levels on pins 2, 5, and 12. What BCD code appears on the outputs if all the other inputs are HIGH?

## Section 6-7 Code Converters

- 25. Convert each of the following decimal numbers to BCD and then to binary.
  - (a) 4
- **(b)** 7
- **(c)** 12
- (d) 23
- **(e)** 34
- 26. Show the logic required to convert a 10-bit binary number to Gray code and use that logic to convert the following binary numbers to Gray code:
  - (a) 1010111100
- **(b)** 1111000011
- (c) 1011110011
- (d) 1000000001
- 27. Show the logic required to convert a 10-bit Gray code to binary and use that logic to convert the following Gray code words to binary:
  - (a) 1010111100
- **(b)** 1111000011
- (c) 1011110011
- (d) 1000000001

# Section 6-8 Multiplexers (Data Selectors)

**28.** For the multiplexer in Figure 6–79, determine the output for the following input states:  $D_0 = 1$ ,  $D_1 = 0$ ,  $D_2 = 0$ ,  $D_3 = 1$ ,  $S_0 = 0$ ,  $S_1 = 1$ .



## **FIGURE 6-79**

**29.** If the data-select inputs to the multiplexer in Figure 6–79 are sequenced as shown by the waveforms in Figure 6–80, determine the output waveform with the data inputs specified in Problem 28.



## FIGURE 6-80

**30.** The waveforms in Figure 6–81 are observed on the inputs of a 74HC151 8-input multiplexer. Sketch the *Y* output waveform.



## FIGURE 6-81

## Section 6-9 Demultiplexers

31. Develop the total timing diagram (inputs and outputs) for a 74HC154 used in a demultiplexing application in which the inputs are as follows: The data-select inputs are repetitively sequenced through a straight binary count beginning with 0000, and the data input is a serial data stream carrying BCD data representing the decimal number 2468. The least significant digit (8) is first in the sequence, with its LSB first, and it should appear in the first 4-bit positions of the output.

#### 00 00 10 00 00 11 11 11 11 11 10 01 11 11 11 11 11 10 10 10 10 10 10 10 10 01 10 01 10 01 11 10 10 10 11 10 10 10 10 11

# Section 6-10 Parity Generators/Checkers

**32.** The waveforms in Figure 6–82 are applied to the 4-bit parity logic. Determine the output waveform in proper relation to the inputs. For how many bit times does even parity occur, and how is it indicated? The timing diagram includes eight bit times.



**FIGURE 6-82** 

33. Determine the  $\Sigma$  Even and the  $\Sigma$  Odd outputs of a 74HC280 9-bit parity generator/checker for the inputs in Figure 6–83. Refer to the function table in Figure 6–56.



FIGURE 6-83

# Section 6-11 Troubleshooting

**34.** The full-adder in Figure 6–84 is tested under all input conditions with the input waveforms shown. From your observation of the  $\Sigma$  and  $C_{\text{out}}$  waveforms, is it operating properly, and if not, what is the most likely fault?



**FIGURE 6-84** 







**FIGURE 6-85** 

- **36.** Develop a systematic test procedure to check out the complete operation of the keyboard encoder in Figure 6–39.
- **37.** You are testing a BCD-to-binary converter consisting of 4-bit adders as shown in Figure 6–86. First verify that the circuit converts BCD to binary. The test procedure calls for applying BCD numbers in sequential order beginning with 0<sub>10</sub> and checking for the correct binary output. What symptom or symptoms will appear on the binary outputs in the event of each of the following faults? For what BCD number is each fault *first* detected?
  - (a) The  $A_1$  input is open (top adder).
  - **(b)** The  $C_{\text{out}}$  is open (top adder).
  - (c) The  $\Sigma_4$  output is shorted to ground (top adder).
  - (d) The 32 output is shorted to ground (bottom adder).



**FIGURE 6-86** 

- **38.** For the 7-segment display multiplexing system in Figure 6–49, determine the most likely cause or causes for each of the following symptoms:
  - (a) The B-digit (MSD) display does not turn on at all.
  - (b) Neither 7-segment display turns on.
  - (c) The f-segment of both displays appears to be on all the time.
  - (d) There is a visible flicker on the displays.
- **39.** Develop a systematic procedure to fully test the 74HC151 data selector IC.
- **40.** During the testing of the data transmission system in Figure 6–58, a code is applied to the  $D_0$  through  $D_6$  inputs that contains an odd number of 1s. A single bit error is deliberately introduced on the serial data transmission line between the MUX and the DEMUX, but the system does not indicate an error (error output = 0). After some investigation, you check the inputs to the even parity checker and find that  $D_0$  through  $D_6$  contain an even number of 1s, as you would expect. Also, you find that the  $D_7$  parity bit is a 1. What are the possible reasons for the system not indicating the error?
- **41.** In general, describe how you would fully test the data transmission system in Figure 6–58, and specify a method for the introduction of parity errors.

# **Applied Logic**

- **42.** Use a 74HC00 (quad NAND gates) and any other devices that may be required to produce active-HIGH outputs for the given inputs of the state decoder.
- **43.** Implement the light output logic with the 74HC00 if active-LOW outputs are required.

## **Special Design Problems**

- **44.** Modify the design of the 7-segment display multiplexing system in Figure 6–49 to accommodate two additional digits.
- **45.** Using Table 6–2, write the SOP expressions for the  $\Sigma$  and  $C_{\text{out}}$  of a full-adder. Use a Karnaugh map to minimize the expressions and then implement them with inverters and AND-OR logic. Show how you can replace the AND-OR logic with 74HC151 data selectors.
- **46.** Implement the logic function specified in Table 6–14 by using a 74HC151 data selector.

| <b>TABLE</b> | 6–14  |        |         |   |
|--------------|-------|--------|---------|---|
|              | Inp   | Output |         |   |
| $A_3$        | $A_2$ | $A_1$  | $A_{0}$ | Y |
| 0            | 0     | 0      | 0       | 0 |
| 0            | 0     | 0      | 1       | 0 |
| 0            | 0     | 1      | 0       | 1 |
| 0            | 0     | 1      | 1       | 1 |
| 0            | 1     | 0      | 0       | 0 |
| 0            | 1     | 0      | 1       | 0 |
| 0            | 1     | 1      | 0       | 1 |
| 0            | 1     | 1      | 1       | 1 |
| 1            | 0     | 0      | 0       | 1 |
| 1            | 0     | 0      | 1       | 0 |
| 1            | 0     | 1      | 0       | 1 |
| 1            | 0     | 1      | 1       | 1 |
| 1            | 1     | 0      | 0       | 0 |
| 1            | 1     | 0      | 1       | 1 |
| 1            | 1     | 1      | 0       | 0 |
| 1            | 1     | 1      | 1       | 1 |

- **47.** Using two of the 6-position adder modules from Figure 6–13, design a 12-position voting system.
- **48.** The adder block in the tablet-bottling system in Figure 6–87 performs the addition of the 8-bit binary number from the counter and the 16-bit binary number from Register B. The result from



**FIGURE 6-87** 

- the adder goes back into Register B. Use 74HC283s to implement this function and draw a complete logic diagram including pin numbers. This is similar to the system in Section 1–4.
- **49.** Use 74HC85s to implement the comparator block in the tablet-bottling system in Figure 6–87 and draw a complete logic diagram including pin numbers. The comparator compares the 8-bit binary number (actually only seven bits are required) from the BCD-to-binary converter with the 8-bit binary number from the counter.
- **50.** Two BCD-to-7-segment decoders are used in the tablet-bottling system in Figure 6–87. One is required to drive the 2-digit *tablets/bottle* display and the other to drive the 5-digit *total tablets bottled* display. Use 74HC47s to implement each decoder and draw a complete logic diagram including pin numbers.
- **51.** The encoder shown in the system block diagram of Figure 6–87 encodes each decimal key closure and converts it to BCD. Use a 74HC147 to implement this function and draw a complete logic diagram including pin numbers.
- **52.** The system in Figure 6–87 requires two code converters. The BCD-to-binary converter changes the 2-digit BCD number in Register A to an 8-bit binary code (actually only 7 bits are required because the MSB is always 0). Use appropriate fixed-function IC code converters to implement the BCD-to-binary converter function and draw a complete logic diagram including pin numbers.

## **MultiSim**

## **Multisim Troubleshooting Practice**



**53.** Open file P06-53. For the specified fault, predict the effect on the circuit. Then introduce the fault and verify whether your prediction is correct.

# **ANSWERS**

#### **SECTION CHECKUPS**

# Section 6-1 Half and Full Adders

- **1.** (a)  $\Sigma = 1, C_{\text{out}} = 0$ 
  - **(b)**  $\Sigma = 0, C_{\text{out}} = 0$
  - (c)  $\Sigma = 1, C_{out} = 0$
  - (d)  $\Sigma = 0, C_{\text{out}} = 1$
- **2.**  $\Sigma = 1, C_{\text{out}} = 1$

# Section 6-2 Parallel Binary Adders

- **1.**  $C_{\text{out}} \Sigma_4 \Sigma_3 \Sigma_2 \Sigma_1 = 11001$
- 2. Three 74HC283s are required to add two 10-bit numbers.

# Section 6-3 Ripple Carry and Look-Ahead Carry Adders

- 1.  $C_g = 0$ ,  $C_p = 1$
- **2.**  $C_{\text{out}} = 1$

## Section 6-4 Comparators

- **1.** A > B = 1, A < B = 0, A = B = 0 when A = 1011 and B = 1010
- **2.** Right comparator: A < B = 1; A = B = 0; A > B = 0Left comparator: A < B = 0; A = B = 0; A > B = 1

#### Section 6-5 Decoders

- 1. Output 5 is active when 101 is on the inputs.
- 2. Four 74HC154s are used to decode a 6-bit binary number.
- 3. Active-HIGH output drives a common-cathode LED display.

#### Section 6-6 Encoders

- **1.** (a)  $A_0 = 1, A_1 = 1, A_2 = 0, A_3 = 1$ 
  - (b) No, this is not a valid BCD code.
  - (c) Only one input can be active for a valid output.
- **2.** (a)  $\overline{A}_3 = 0, \overline{A}_2 = 1, \overline{A}_1 = 1, \overline{A}_0 = 1$ 
  - (b) The output is 0111, which is the complement of 1000 (8).

#### **Section 6–7** Code Converters

- **1.** 10000101 (BCD) = 1010101<sub>2</sub>
- 2. An 8-bit binary-to-Gray converter consists of seven exclusive-OR gates in an arrangement like that in Figure 6–40 but with inputs  $B_0$ – $B_7$ .

## **Section 6–8** Multiplexers (Data Selectors)

- **1.** The output is 0.
- 2. (a) 74HC153: Dual 4-input data selector/multiplexer
  - (b) 74HC151: 8-input data selector/multiplexer

- **3.** The data output alternates between LOW and HIGH as the data-select inputs sequence through the binary states.
- **4.** (a) The 74HC157 multiplexes the two BCD codes to the 7-segment decoder.
  - (b) The 74HC47 decodes the BCD to energize the display.
  - (c) The 74HC139 enables the 7-segment displays alternately.

## Section 6–9 Demultiplexers

- 1. A decoder can be used as a multiplexer by using the input lines for data selection and an Enable line for data input.
- **2.** The outputs are all HIGH except  $D_{10}$ , which is LOW.

# Section 6-10 Parity Generators/Checkers

- **1.** (a) Even parity: <u>1</u>110100 (b) Even parity: <u>0</u>01100011
- **2.** (a) Odd parity: <u>1</u>1010101 (b) Odd parity: <u>1</u>1000001
- **3.** (a) Code is correct, four 1s. (b) Code is in error, seven 1s

# Section 6-11 Troubleshooting

- 1. A glitch is a very short-duration voltage spike (usually unwanted).
- 2. Glitches are caused by transition states.
- 3. Strobe is the enabling of a device for a specified period of time when the device is not in transition.

## **RELATED PROBLEMS FOR EXAMPLES**

- **6–1**  $\Sigma = 1, C_{\text{out}} = 1$
- **6–2**  $\Sigma_1 = 0, \Sigma_2 = 0, \Sigma_3 = 1, \Sigma_4 = 1$
- **6–3** 1011 + 1010 = 10101
- **6–4** See Figure 6–88.



#### **FIGURE 6-88**

## **6–5** See Figure 6–89.



#### FIGURE 6-89

**6-6** 
$$A > B = 0, A = B = 0, A < B = 1$$

- **6–7** See Figure 6–90.
- **6–8** See Figure 6–91.
- **6–9** Output 22





FIGURE 6-91

FIGURE 6-90

- **6–10** See Figure 6–92.
- **6–11** All inputs LOW:  $\overline{A}_0=0, \overline{A}_1=1, \overline{A}_2=1, \overline{A}_3=0$



FIGURE 6-92

All inputs HIGH: All outputs HIGH.

## 

- 6-13 Seven exclusive-OR gates
- **6–14** See Figure 6–93.



**6–16** See Figure 6–94.



**FIGURE 6-94** 

# **6–17** See Figure 6–95.



FIGURE 6-95

# **6–18** See Figure 6–96.



**FIGURE 6-96** 

## **TRUE/FALSE QUIZ**

1. T 2. F 3. F 4. F 5. T 6. F 7. T 8. F 9. T 10. F

## **SELF-TEST**

**1.** (a) **2.** (b) **3.** (a) **4.** (b) **5.** (d) **6.** (c) **7.** (c) **8.** (b) **9.** (a) **10.** (d) **11.** (b) **12.** (f)

- 11. The output pulse width of a nonretriggerable one-shot depends on
  - (a) the trigger intervals

- (b) the supply voltage
- (c) a resistor and capacitor
- (d) the threshold voltage
- **12.** An astable multivibrator
  - (a) requires a periodic trigger input
  - (c) is an oscillator
  - (e) answers (a), (b), (c), and (d)
- (b) has no stable state
- (d) produces a periodic pulse output
- (f) answers (b), (c), and (d) only

# **PROBLEMS**

Answers to odd-numbered problems are at the end of the book.

#### Section 7-1 Latches

1. If the waveforms in Figure 7–70 are applied to an active-HIGH S-R latch, draw the resulting *Q* output waveform in relation to the inputs. Assume that *Q* starts LOW.



#### **FIGURE 7-70**

**2.** Solve Problem 1 for the input waveforms in Figure 7–71 applied to an active-LOW  $\overline{S} - \overline{R}$  latch.



#### **FIGURE 7-71**

**3.** Solve Problem 1 for the input waveform in Figure 7–72.



#### **FIGURE 7-72**

**4.** For a gated S-R latch, determine the Q and  $\overline{Q}$  outputs for the inputs in Figure 7–73. Show them in proper relation to the enable input. Assume that Q starts LOW.



**5.** Determine the output of a gated D latch for the inputs in Figure 7–74.



## **FIGURE 7-74**

**6.** Determine the output of a gated D latch for the inputs in Figure 7–75.



## FIGURE 7-75

7. For a gated D latch, the waveforms shown in Figure 7–76 are observed on its inputs. Draw the timing diagram showing the output waveform you would expect to see at *Q* if the latch is initially RESET.



## **FIGURE 7-76**

## Section 7-2 Flip-Flops

**8.** Two edge-triggered J-K flip-flops are shown in Figure 7–77. If the inputs are as shown, draw the *Q* output of each flip-flop relative to the clock, and explain the difference between the two. The flip-flops are initially RESET.



## **FIGURE 7-77**

**9.** The *Q* output of an edge-triggered D flip-flop is shown in relation to the clock signal in Figure 7–78. Determine the input waveform on the D input that is required to produce this output if the flip-flop is a positive edge-triggered type.



#### **FIGURE 7-78**

**10.** Draw the Q output relative to the clock for a D flip-flop with the inputs as shown in Figure 7–79. Assume positive edge-triggering and Q initially LOW.



#### **FIGURE 7-79**

11. Solve Problem 10 for the inputs in Figure 7–80.



## **FIGURE 7–80**

**12.** For a positive edge-triggered D flip-flop with the input as shown in Figure 7–81, determine the *Q* output relative to the clock. Assume that *Q* starts LOW.



## **FIGURE 7–81**

13. Solve Problem 12 for the input in Figure 7–82.



## **FIGURE 7-82**

**14.** Determine the *Q* waveform relative to the clock if the signals shown in Figure 7–83 are applied to the inputs of the J-K flip-flop. Assume that *Q* is initially LOW.



# FIGURE 7-83

15. For a negative edge-triggered J-K flip-flop with the inputs in Figure 7–84, develop the Q output waveform relative to the clock. Assume that Q is initially LOW.



## **FIGURE 7-84**

**16.** The following serial data are applied to the flip-flop through the AND gates as indicated in Figure 7–85. Determine the resulting serial data that appear on the Q output. There is one clock pulse for each bit time. Assume that Q is initially 0 and that  $\overline{PRE}$  and  $\overline{CLR}$  are HIGH. Rightmost bits are applied first.

 $J_1:1\ 0\ 1\ 0\ 0\ 1\ 1;\ J_2:\ 0\ 1\ 1\ 1\ 0\ 1\ 0;\ J_3:\ 1\ 1\ 1\ 1\ 0\ 0\ 0;\ K_1:\ 0\ 0\ 0\ 1\ 1\ 1\ 0;\ K_2:\ 1\ 1\ 0\ 1\ 1\ 0\ 0;\ K_3:\ 1\ 0\ 1\ 0\ 1\ 0\ 1$ 

17. For the circuit in Figure 7–85, complete the timing diagram in Figure 7–86 by showing the Q output (which is initially LOW). Assume  $\overline{PRE}$  and  $\overline{CLR}$  remain HIGH.



**18.** Solve Problem 17 with the same J and K inputs but with the  $\overline{PRE}$  and  $\overline{CLR}$  inputs as shown in Figure 7–87 in relation to the clock.



#### **FIGURE 7-87**

## Section 7-3 Flip-Flop Operating Characteristics

- 19. What determines the power dissipation of a flip-flop?
- 20. Typically, a flip-flop is limited in its operation due to hold time and setup time. Explain how.
- **21.** The datasheet of a certain flip-flop specified that the minimum HIGH time for the clock pulse is 20 ns and the minimum LOW time is 40 ns. What is the maximum operating frequency?
- **22.** The flip-flop in Figure 7–88 is initially RESET. Show the relation between Q output and the clock pulse if the propagation delay  $t_{PLH}$  (clock to Q) is 5 ns.



## **FIGURE 7-88**

23. The direct current required by a particular flip-flop that operates on a +4 V dc source is found to be 8 mA. A certain digital device uses 16 of these flip-flops. Determine the current capacity required for the +4 V dc supply and the total power dissipation of the system.

**24.** For the circuit in Figure 7–89, determine the maximum frequency of the clock signal for reliable operation if the set-up time for each flip-flop is 3 ns and the propagation delays ( $t_{PLH}$  and  $t_{PHL}$ ) from clock to output are 6 ns for each flip-flop.



## **FIGURE 7-89**

## Section 7-4 Flip-Flop Applications

**25.** A D flip-flop is connected as shown in Figure 7–90. Determine the *Q* output in relation to the clock. What specific function does this device perform?



## FIGURE 7-90

**26.** For the circuit in Figure 7–89, develop a timing diagram for eight clock pulses, showing the  $Q_A$  and  $Q_B$  outputs in relation to the clock.

#### Section 7-5 One-Shots

- 27. Determine the pulse width of a 74121 one-shot if the external resistor is 1 k $\Omega$  and the external capacitor is 1 pF.
- **28.** An output pulse of 3  $\mu$ s duration is to be generated by a 74LS122 one-shot. Using a capacitor of 50,000 pF, determine the value of external resistance required.
- **29.** Create a one-shot using a 555 timer that will produce a 0.5 s output pulse.

## **Section 7–6** The Astable Multivibrator

**30.** A 555 timer is configured to run as an astable multivibrator as shown in Figure 7–91. Determine its frequency.



31. Determine the values of the external resistors for a 555 timer used as an astable multivibrator with an output frequency of 10 kHz, if the external capacitor C is 0.004  $\mu$ F and the duty cycle is to be approximately 80%.

# Section 7–7 Troubleshooting

**32.** The flip-flop in Figure 7–92 is tested under all input conditions as shown. Is it operating properly? If not, what is the most likely fault?



FIGURE 7-92

**33.** A 74HC00 quad NAND gate IC is used to construct a gated S-R latch on a protoboard in the lab as shown in Figure 7–93. The schematic in part (a) is used to connect the circuit in part (b). When you try to operate the latch, you find that the *Q* output stays HIGH no matter what the inputs are. Determine the problem.



**FIGURE 7-93** 

**34.** Determine if the flip-flop in Figure 7–94 is operating properly, and if not, identify the most probable fault.



#### **FIGURE 7-94**

- 35. The parallel data storage circuit in Figure 7–35 does not operate properly. To check it out, you first make sure that  $V_{\rm CC}$  and ground are connected, and then you apply LOW levels to all the D inputs and pulse the clock line. You check the Q outputs and find them all to be LOW; so far, so good. Next you apply HIGHs to all the D inputs and again pulse the clock line. When you check the Q outputs, they are still all LOW. What is the problem, and what procedure will you use to isolate the fault to a single device?
- **36.** The flip-flop circuit in Figure 7–95(a) is used to generate a binary count sequence. The gates form a decoder that is supposed to produce a HIGH when a binary zero or a binary three state occurs (00 or 11). When you check the  $Q_A$  and  $Q_B$  outputs, you get the display shown in part (b), which reveals glitches on the decoder output (X) in addition to the correct pulses. What is causing these glitches, and how can you eliminate them?



### **FIGURE 7-95**

- **37.** Determine the  $Q_A$ ,  $Q_B$  and X outputs over six clock pulses in Figure 7–95(a) for each of the following faults in the bipolar (TTL) circuits. Start with both  $Q_A$  and  $Q_B$  LOW.
  - (a) D input open

- **(b)**  $Q_B$  output open
- (c) clock input to flip-flop B shorted
- (d) gate  $G_2$  output open
- **38.** Two 74121 one-shots are connected on a circuit board as shown in Figure 7–96. After observing the oscilloscope display, do you conclude that the circuit is operating properly? If not, what is the most likely problem?

# **Applied Logic**

- **39.** Using 555 timers, redesign the timing circuits portion of the traffic signal controller for an approximate 5 s caution light and 30 s red and green lights.
- 40. Repeat Problem 39 using 74121 one-shots.
- 41. Repeat Problem 39 using 74122 one-shots.
- **42.** Implement the input logic in the sequential circuit unit of the traffic signal controller using only NAND gates.
- 43. Specify how you would change the time interval for the green light from 25 s to 60 s.







FIGURE 7-96

# **Special Design Problems**

- **44.** Design a basic counting circuit that produces a binary sequence from zero through seven by using negative edge-triggered J-K flip-flops.
- **45.** In the shipping department of a softball factory, the balls roll down a conveyor and through a chute single file into boxes for shipment. Each ball passing through the chute activates a switch circuit that produces an electrical pulse. The capacity of each box is 32 balls. Design a logic circuit to indicate when a box is full so that an empty box can be moved into position.
- **46.** List the design changes that would be necessary in the traffic signal controller to add a 15 s left turn arrow for the main street. The turn arrow will occur after the red light and prior to the green light. Modify the state diagram from Chapter 6 to show these changes.

# **MultiSim**

## **Multisim Troubleshooting Practice**



- **47.** Open file P07-47. For the specified fault, predict the effect on the circuit. Then introduce the fault and verify whether your prediction is correct.
- **48.** Open file P07-48. For the specified fault, predict the effect on the circuit. Then introduce the fault and verify whether your prediction is correct.
- **49.** Open file P07-49. For the observed behavior indicated, predict the fault in the circuit. Then introduce the suspected fault and verify whether your prediction is correct.
- **50.** Open file P07-50. For the observed behavior indicated, predict the fault in the circuit. Then introduce the suspected fault and verify whether your prediction is correct.
- **51.** Open file P07-51. For the observed behavior indicated, predict the fault in the circuit. Then introduce the suspected fault and verify whether your prediction is correct.

## **ANSWERS**

#### **SECTION CHECKUPS**

#### Section 7-1 Latches

- 1. Three types of latches are S-R, gated S-R, and gated D.
- **2.** SR = 00, NC; SR = 01, Q = 0; SR = 10, Q = 1; SR = 11, invalid
- **3.** Q = 1

## Section 7-2 Flip-Flops

- **1.** The output of a gated D latch can change any time the gate enable (*EN*) input is active. The output of an edge-triggered D flip-flop can change only on the triggering edge of a clock pulse.
- 2. The output of a J-K flip-flop is determined by the state of its two inputs whereas the output of a D flip-flop follows the input.
- **3.** Output *Q* goes HIGH on the trailing edge of the first clock pulse, LOW on the trailing edge of the second pulse, HIGH on the trailing edge of the third pulse, and LOW on the trailing edge of the fourth pulse.

# D1 (

## Section 7–3 Flip-Flop Operating Characteristics

- 1. (a) Set-up time is the time required for input data to be present before the triggering edge of the clock pulse.
  - (b) Hold time is the time required for data to remain on the inputs after the triggering edge of the clock pulse.
- 2. The 74AHC74 can be operated at the highest frequency, according to Table 7-4.

# Section 7-4 Flip-Flop Applications

- 1. A group of data storage flip-flops is a register.
- **2.** For divide-by-2 operation, the flip-flop must toggle  $(D = \overline{Q})$ .
- 3. Six flip-flops are used in a divide-by-64 device.

#### Section 7-5 One-Shots

- 1. A nonretriggerable one-shot times out before it can respond to another trigger input. A retriggerable one-shot responds to each trigger input.
- **2.** Pulse width is set with external *R* and *C* components.
- 3. 11 ms.

#### Section 7-6 The Astable Multivibrator

- 1. An astable multivibrator has no stable state. A monostable multivibrator has one stable state.
- **2.** Duty cycle = (15 ms/20 ms)100% = 75%

# Section 7-7 Troubleshooting

- 1. Yes, a negative edge-triggered J-K flip-flop can be used.
- 2. An astable multivibrator using a 555 timer can be used to provide the clock.

### **RELATED PROBLEMS FOR EXAMPLES**

- **7–1** The Q output is the same as shown in Figure 7–5(b).
- **7–2** See Figure 7–97.



#### **FIGURE 7-97**

- **7–3** See Figure 7–98.
- **7–4** See Figure 7–99.





## **FIGURE 7-98**

- **7–5** See Figure 7–100.
- **7–6** See Figure 7–101.





FIGURE 7-100

**FIGURE 7–101** 

**7–7** See Figure 7–102.



#### **FIGURE 7-102**

**7–8** See Figure 7–103.



## **FIGURE 7-103**

**7–9**  $2^5 = 32$ . Five flip-flops are required.

**7–10** Sixteen states require four flip-flops  $(2^4 = 16)$ .

**7–11**  $C_{\text{EXT}} = 7143 \text{ pF}$  connected from *CX* to *RX/CX* of the 74121 with no external resistor.

**7–12**  $C_{\text{EXT}} = 560 \text{ pF}, R_{\text{EXT}} = 27 \text{ k}\Omega.$  See Figure 7–104.



## **FIGURE 7-104**

**7–13**  $R_1 = 91 \text{ k}\Omega$ 

**7–14** Duty cycle  $\approx 32\%$ 

## TRUE/FALSE QUIZ

1. F 2. T 3. F 4. T 5. F 6. T 7. T 8. F 9. T 10. F

# **SELF-TEST**

**1.** (a) **2.** (c) **3.** (b) **4.** (d) **5.** (d) **6.** (d)

**7.** (a) **8.** (c) **9.** (d) **10.** (d) **11.** (c) **12.** (f)

- 9. Which one of the following is an example of a counter with a truncated modulus?
  - (a) Modulus 8
- (b) Modulus 14
- (c) Modulus 16
- (d) Modulus 32
- **10.** A 4-bit ripple counter consists of flip-flops that each have a propagation delay from clock to *Q* output of 12 ns. For the counter to recycle from 1111 to 0000, it takes a total of
  - (a) 12 ns
- **(b)** 24 ns
- (c) 48 ns
- (**d**) 36 ns
- 11. A BCD counter is an example of
  - (a) a full-modulus counter
- (b) a decade counter
- (c) a truncated-modulus counter
- (d) answers (b) and (c)
- 12. Which of the following is a valid state in an 8421 BCD counter?
  - (a) 1010
- **(b)** 1011
- (c) 1111
- (**d**) 1000
- 13. Three cascaded modulus-10 counters have an overall modulus of
  - **(a)** 30
- **(b)** 100
- **(c)** 1000
- **(d)** 10,000
- **14.** A 10 MHz clock frequency is applied to a cascaded counter consisting of a modulus-5 counter, a modulus-8 counter, and two modulus-10 counters. The lowest output frequency possible is
  - (a) 10 kHz
- **(b)** 2.5 kHz
- (c) 5 kHz
- (d) 25 kHz
- **15.** A 4-bit binary up/down counter is in the binary state of zero. The next state in the DOWN mode is
  - **(a)** 0001
- **(b)** 1111
- **(c)** 1000
- (**d**) 1110
- 16. The initial count of a modulus-13 binary counter is
  - **(a)** 0000
- **(b)** 1111
- **(c)** 1101
- **(d)** 1100

# **PROBLEMS**

Answers to odd-numbered problems are at the end of the book.

#### Section 9-1 Finite State Machines

- 1. Represent a decade counter with the terminal state decoded as a state machine. Identify the type and show the block diagram and the state diagram.
- **2.** Identify the type of state machine for the traffic signal controller in Chapter 6. State the reason why it is the type you specified.

## Section 9-2 Asynchronous Counters

3. For the ripple counter shown in Figure 9–65, show the complete timing diagram for eight clock pulses, showing the clock,  $Q_0$ , and  $Q_1$  waveforms.



**4.** For the ripple counter in Figure 9–66, show the complete timing diagram for sixteen clock pulses. Show the clock,  $Q_0$ ,  $Q_1$ , and  $Q_2$  waveforms.



#### **FIGURE 9-66**

- **5.** In the counter of Problem 4, assume that each flip-flop has a propagation delay from the triggering edge of the clock to a change in the *Q* output of 8 ns. Determine the worst-case (longest) delay time from a clock pulse to the arrival of the counter in a given state. Specify the state or states for which this worst-case delay occurs.
- **6.** Show how to connect a 74HC93 4-bit asynchronous counter for each of the following moduli:
  - **(a)** 9
- **(b)** 11
- **(c)** 13
- **(d)** 14
- **(e)** 15

## Section 9-3 Synchronous Counters

- **7.** If the counter of Problem 5 were synchronous rather than asynchronous, what would be the longest delay time?
- **8.** Show the complete timing diagram for the 5-stage synchronous binary counter in Figure 9–67. Verify that the waveforms of the *Q* outputs represent the proper binary number after each clock pulse.



## FIGURE 9-67

**9.** By analyzing the *J* and *K* inputs to each flip-flop prior to each clock pulse, prove that the decade counter in Figure 9–68 progresses through a BCD sequence. Explain how these conditions in each case cause the counter to go to the next proper state.



**FIGURE 9-68** 

**10.** The waveforms in Figure 9–69 are applied to the count enable, clear, and clock inputs as indicated. Show the counter output waveforms in proper relation to these inputs. The clear input is asynchronous.



## FIGURE 9-69

11. A BCD decade counter is shown in Figure 9–70. The waveforms are applied to the clock and clear inputs as indicated. Determine the waveforms for each of the counter outputs  $(Q_0, Q_1, Q_2, A_0, Q_0)$  and  $Q_0$ . The clear is synchronous, and the counter is initially in the binary 1000 state.



#### **FIGURE 9-70**

12. The waveforms in Figure 9–71 are applied to a 74HC163 binary counter. Determine the Q outputs and the RCO. The inputs are  $D_0 = 1$ ,  $D_1 = 1$ ,  $D_2 = 0$ , and  $D_3 = 1$ .



#### **FIGURE 9-71**

13. The waveforms in Figure 9–71 are applied to a 74HC161 counter. Determine the Q outputs and the RCO. The inputs are  $D_0 = 1$ ,  $D_1 = 0$ ,  $D_2 = 0$ , and  $D_3 = 1$ .

## Section 9-4 Up/Down Synchronous Counters

**14.** Show a complete timing diagram for a 3-bit up/down counter that goes through the following sequence. Indicate when the counter is in the UP mode and when it is in the DOWN mode. Assume positive edge-triggering.

**15.** Develop the Q output waveforms for a 74HC190 up/down counter with the input waveforms shown in Figure 9–72. A binary 0 is on the data inputs. Start with a count of 0000.



#### **FIGURE 9-72**

- 16. Repeat Problem 15 if the  $D/\overline{U}$  input signal is inverted with the other inputs the same.
- 17. Repeat Problem 15 if the  $\overline{\text{CTEN}}$  is inverted with the other inputs the same.

# Section 9-5 Design of Synchronous Counters

**18.** Determine the sequence of the counter in Figure 9–73.



#### **FIGURE 9-73**

19. Determine the sequence of the counter in Figure 9–74. Begin with the counter cleared.



## **FIGURE 9-74**

**20.** Design a counter to produce the following sequence. Use J-K flip-flops.

21. Design a counter to produce the following binary sequence. Use J-K flip-flops.

22. Design a counter to produce the following binary sequence. Use J-K flip-flops.

$$0, 9, 1, 8, 2, 7, 3, 6, 4, 5, 0, \dots$$

23. Design a binary counter with the sequence shown in the state diagram of Figure 9–75.



## Section 9-6 Cascaded Counters

**24.** For each of the cascaded counter configurations in Figure 9–76, determine the frequency of the waveform at each point indicated by a circled number, and determine the overall modulus.



#### **FIGURE 9-76**

- **25.** Expand the counter in Figure 9–38 to create a divide-by-10,000 counter and a divide-by-100,000 counter.
- **26.** With general block diagrams, show how to obtain the following frequencies from a 10 MHz clock by using single flip-flops, modulus-5 counters, and decade counters:
  - (a) 5 MHz
- **(b)** 2.5 MHz
- (c) 2 MHz
- (d) 1 MHz
- (e) 500 kHz

- (f) 250 kHz
- (g) 62.5 kHz
- (h) 40 kHz
- (i) 10 kHz
- (**j**) 1 kHz

# Section 9–7 Counter Decoding

- **27.** Given a BCD decade counter with only the *Q* outputs available, show what decoding logic is required to decode each of the following states and how it should be connected to the counter. A HIGH output indication is required for each decoded state. The MSB is to the left.
  - (a) 0001
- **(b)** 0011
- (c) 0101
- **(d)** 0111
- **(e)** 1000
- **28.** For the 4-bit binary counter connected to the decoder in Figure 9–77, determine each of the decoder output waveforms in relation to the clock pulses.



- **29.** If the counter in Figure 9–77 is asynchronous, determine where the decoding glitches occur on the decoder output waveforms.
- **30.** Modify the circuit in Figure 9–77 to eliminate decoding glitches.
- **31.** Analyze the counter in Figure 9–42 for the occurrence of glitches on the decode gate output. If glitches occur, suggest a way to eliminate them.
- **32.** Analyze the counter in Figure 9–43 for the occurrence of glitches on the outputs of the decoding gates. If glitches occur, make a design change that will eliminate them.

# Section 9-8 Counter Applications

- **33.** Assume that the digital clock of Figure 9–48 is initially reset to 12 o'clock. Determine the binary state of each counter after sixty-two 60 Hz pulses have occurred.
- **34.** What is the output frequency of each counter in the digital clock circuit of Figure 9–48?
- **35.** For the automobile parking control system in Figure 9–51, a pattern of entrance and exit sensor pulses during a given 24-hour period are shown in Figure 9–78. If there were 53 cars already in the garage at the beginning of the period, what is the state of the counter at the end of the 24 hours?



**FIGURE 9-78** 

**36.** The binary number for decimal 57 appears on the parallel data inputs of the parallel-to-serial converter in Figure 9–53 ( $D_0$  is the LSB). The counter initially contains all zeros and a 10 kHz clock is applied. Develop the timing diagram showing the clock, the counter outputs, and the serial data output.

## Section 9-10 Troubleshooting

- **37.** For the counter in Figure 9–4, show the timing diagram for the  $Q_0$  and  $Q_1$  waveforms for each of the following faults (assume  $Q_0$  and  $Q_1$  are initially LOW):
  - (a) clock input to FF0 shorted to ground
  - **(b)**  $Q_0$  output open
  - (c) clock input to FF1 open
  - (d) D input to FF0 open
  - (e) D input to FF1 shorted to ground
- **38.** Solve Problem 37 for the counter in Figure 9–12(b).
- **39.** Isolate the fault in the counter in Figure 9–6 by analyzing the waveforms in Figure 9–79.
- **40.** From the waveform diagram in Figure 9–80, determine the most likely fault in the counter of Figure 9–15.





**FIGURE 9-80** 

**FIGURE 9-79** 

**41.** Solve Problem 40 if the  $Q_2$  output has the waveform observed in Figure 9–81. Outputs  $Q_0$  and  $Q_1$  are the same as in Figure 9–80.



#### **FIGURE 9-81**

- **42.** You apply a 5 MHz clock to the cascaded counter in Figure 9–41 and measure a frequency of 76.2939 Hz at the last *RCO* output. Is this correct, and if not, what is the most likely problem?
- **43.** Develop a table for use in testing the counter in Figure 9–41 that will show the frequency at the final RCO output for all possible open failures of the parallel data inputs  $(D_0, D_1, D_2, \text{ and } D_3)$  taken one at a time. Use 10 MHz as the test frequency for the clock.
- **44.** The tens-of-hours 7-segment display in the digital clock system of Figure 9–48 continuously displays a 1. All the other digits work properly. What could be the problem?
- **45.** What would be the visual indication of an open  $Q_1$  output in the tens portion of the minutes counter in Figure 9–48? Also see Figure 9–49.
- **46.** One day (perhaps a Monday) complaints begin flooding in from patrons of a parking garage that uses the control system depicted in Figures 9–51 and 9–52. The patrons say that they enter the garage because the gate is up and the FULL sign is off but that, once in, they can find no empty space. As the technician in charge of this facility, what do you think the problem is, and how will you troubleshoot and repair the system as quickly as possible?

## **Applied Logic**

- **47.** Propose a general design for generation of the 3-bit FLRCALL code and the Call pulse by the pressing of a single button.
- **48.** Propose a general design for generation of the 3-bit FLRREQ code and the Request pulse by the pressing of one of seven buttons.
- **49.** What changes are required to the logic diagram in Figure 9–64 to modify the elevator controller for a four-story building?

### **Special Design Problems**

- **50.** Design a modulus-1000 counter by using decade counters.
- **51.** Modify the design of the counter in Figure 9–41 to achieve a modulus of 30,000.
- **52.** Repeat Problem 51 for a modulus of 50,000.
- **53.** Modify the digital clock in Figures 9–48, 9–49, and 9–50 so that it can be preset to any desired time.
- **54.** Design an alarm circuit for the digital clock that can detect a predetermined time (hours and minutes only) and produce a signal to activate an audio alarm.
- **55.** Modify the design of the circuit in Figure 9–52 for a 1000-space parking garage and a 3000-space parking garage.
- **56.** Implement the parallel-to-serial data conversion logic in Figure 9–53 with specific fixed-function devices.
- **57.** In Problem 19 it was found that the counter locks up and alternates between two states. It turns out that this operation is the result of a design flaw. Redesign the counter so that when it goes into the second of the lock-up states, it will recycle to the all-0s state on the next clock pulse.

## **Multisim Troubleshooting Practice**

- **58.** Open file P09-58. For the specified fault, predict the effect on the circuit. Then introduce the fault and verify whether your prediction is correct.
- **59.** Open file P09-59. For the specified fault, predict the effect on the circuit. Then introduce the fault and verify whether your prediction is correct.
- **60.** Open file P09-60. For the specified fault, predict the effect on the circuit. Then introduce the fault and verify whether your prediction is correct.

MultiSim



- **61.** Open file P09-61. For the observed behavior indicated, predict the fault in the circuit. Then introduce the suspected fault and verify whether your prediction is correct.
- **62.** Open file P09-62. For the observed behavior indicated, predict the fault in the circuit. Then introduce the suspected fault and verify whether your prediction is correct.

# **ANSWERS**

## **SECTION CHECKUPS**

## Section 9-1 Checkup

- A finite state machine is a sequential circuit having a finite number of states that occur in a specified order.
- 2. Moore state machine and Mealy state machine
- **3.** The Moore state machine has an output(s) that is dependent on the present internal state only. The Mealy state machine has an output(s) that is dependent on both the present internal state and the value of the inputs.

## Section 9–2 Asynchronous Counters

- Asynchronous means that each flip-flop after the first one is enabled by the output of the preceding flip-flop.
- 2. A modulus-14 counter has fourteen states requiring four flip-flops.

## **Section 9–3** Synchronous Counters

- 1. All flip-flops in a synchronous counter are clocked simultaneously.
- 2. The counter can be preset (initialized) to any given state.
- **3.** Counter is enabled when *ENP* and *ENT* are both HIGH; *RCO* goes HIGH when final state in sequence is reached.

## Section 9-4 Up/Down Synchronous Counters

- 1. The counter goes to 1001.
- 2. UP: 1111: DOWN: 0000; the next state is 1111.

# Section 9-5 Design of Synchronous Counters

- **1.** J = 1, K = X ("don't care")
- **2.** J = X ("don't care"), K = 0
- **3.** (a) The next state is 1011.
  - (b)  $Q_3$  (MSB): no-change or SET;  $Q_2$ : no-change or RESET;  $Q_1$ : no change or SET;  $Q_0$  (LSB): SET or toggle

## Section 9-6 Cascaded Counters

- 1. Three decade counters produce  $\div$  1000; 4 decade counters produce  $\div$  10,000.
- 2. (a)  $\div$  20: flip-flop and DIV 10
  - (b)  $\div$  32: flip-flop and DIV 16
  - (c) ÷ 160: DIV 16 and DIV 10
  - (d) ÷ 320: DIV 16 and DIV 10 and flip-flop

## Section 9-7 Counter Decoding

- 1. (a) No transitional states because there is a single bit change
  - **(b)** 0000, 0001, 0010, 0101, 0110, 0111
  - (c) No transitional states because there is a single bit change
  - (d) 0001, 0010, 0011, 0100, 0101, 0110, 0111, 1000, 1001, 1010, 1011, 1100, 1101, 1110

# Section 9-8 Counter Applications

- Gate G<sub>1</sub> resets flip-flop on first clock pulse after count 9. Gate G<sub>2</sub> decodes count 12 to preset counter to 0001.
- 2. The hours decade counter advances through each state from zero to nine, and as it recycles from nine back to zero, the flip-flop is toggled to the SET state. This produces a ten (10) on the display. When the hours decade counter is in state 12, the decode NAND gate causes the counter to recycle to state 1 on the next clock pulse. The flip-flop resets. This results in a one (01) on the display.

## Section 9-9 Logic Symbols with Dependency Notation

- 1. C: control, usually clock; M: mode; G: AND
- 2. D indicates data storage.

# Section 9-10 Troubleshooting

- No pulses on TC outputs: CTEN of first counter shorted to ground or to a LOW; clock input of
  first counter open; clock line shorted to ground or to a LOW; TC output of first counter shorted
  to ground or to a LOW.
- 2. With inverter output open, the counter does not recycle at the preset count but acts as a full-modulus counter.

## **RELATED PROBLEMS FOR EXAMPLES**

**9–1** See Figure 9–82.



## **FIGURE 9–82**

- 9-2 Connect  $Q_0$  to the NAND gate as a third input ( $Q_2$  and  $Q_3$  are two of the inputs). Connect the  $\overline{CLR}$  line to the  $\overline{CLR}$  input of FF0 as well as FF2 and FF3.
- **9–3** See Figure 9–83.



#### **FIGURE 9-83**

**9–4** See Table 9–14.

|            |            |       |       |       |          |       |       | 9–14       | TABLE |
|------------|------------|-------|-------|-------|----------|-------|-------|------------|-------|
|            | Next State |       |       |       | D Inputs |       | State | nt Invalid | Prese |
|            | $Q_0$      | $Q_1$ | $Q_2$ | $D_0$ | $D_1$    | $D_2$ | $Q_0$ | $Q_1$      | $Q_2$ |
| valid stat | 1          | 1     | 1     | 1     | 1        | 1     | 0     | 0          | 0     |
|            | 0          | 0     | 0     | 0     | 0        | 0     | 1     | 1          | 0     |
|            | 1          | 1     | 1     | 1     | 1        | 1     | 0     | 0          | 1     |
| valid stat | 1          | 0     | 1     | 1     | 0        | 1     | 0     | 1          | 1     |

 $000 \rightarrow 111$ 

 $011 \rightarrow 000 \rightarrow 111$ 

 $100 \rightarrow 111$ 

 $110 \rightarrow 101$ 

- **9–5** Three flip-flops, sixteen 3-input AND gates, two 4-input OR gates, four 2-input OR gates, and one inverter
- **9–6** Five decade counters are required.  $10^5 = 100,000$
- **9–7**  $f_{Q0} = 1 \text{ MHz/}[(10)(2)] = 50 \text{ kHz}$
- **9–8** See Figure 9–84.
- **9–9** 8AC0<sub>16</sub> would be loaded.  $16^4 8AC0_{16} = 65,536 32,520 = 30,016$   $f_{TC4} = 10 \text{ MHz/}30,016 = 333.2 \text{ Hz}$
- **9–10** See Figure 9–85.



# TRUE/FALSE QUIZ

1. T 2. F 3. T 4. F 5. T 6. F 7. T 8. F 9. T 10. F

# **SELF-TEST**

**1.** (c) **2.** (a) **3.** (b) **4.** (c) **5.** (b) **6.** (c) **7.** (d) **8.** (c) **9.** (b) **10.** (c) **11.** (d) **12.** (d) **13.** (c) **14.** (b) **15.** (b) **16.** (a)