#### Chapter5-Synchronous Sequential Logic

Lecture 6- State Reduction and Assignment

Fall 2021

#### Objectives

- Study State Reduction using Row Matching and Implication Table Methods
- Make Binary State Assignments

Fall 2021

#### State Reduction and Assignment

- The analysis of sequential circuits starts from a circuit diagram and culminates in a state table or diagram whereas the design of a sequential circuit starts from a set of specifications and culminates in a logic diagram.
- State reduction is one of the important steps in the design of sequential circuits.
- The reduction of the number of flip flops is referred to as the state reduction problem.
  - ➤ Algorithms have been developed that aim at reducing the number of states in the state diagram, while keeping the external input-output requirements unchanged.
  - $\triangleright$  Since m flip flops produce 2<sup>m</sup> states, a reduction in the number of states may or may not result in a reduction in the number of flip flops.
  - An unpredictable effect in reducing the number of flip flops is that sometimes the equivalent circuit with fewer flip flops may require more combinational gates.

Fall 2021

3

#### State Reduction and Assignment Cont...

- There are two methods of state reduction:-
  - Row Matching (Row Elimination)
  - Implication Table (Pairs Chart)
- In the design procedure, initially states are labeled with alphabets and are subsequently assigned binary codes to derive expressions.

Fall 2021



Fig. 5-22 State Diagram

- What we would like to find with our example is an equivalent FSM with fewer states that still generates the same output sequences for identical input sequences.
- It must be remembered that any two states are equivalent if for the same set of inputs, both produce the same outputs and are driven into the same next-states or equivalent states.
- The problem of state reduction is to find ways of reducing the number of states in a sequential circuit without altering the input-output relationships.
- Let the given input sequence be 01010110100...
- We can describe the behavior of given sequential circuit by listing input-output sequence as shown below:-

| State  | a | а | b | C | d | е | f          | f               | g    | f | g | a |
|--------|---|---|---|---|---|---|------------|-----------------|------|---|---|---|
| Input  | 0 | 1 | 0 | 1 | 0 | 1 | 1          | 0               | 1    | 0 | 0 |   |
| Output | 0 | 0 | 0 | 0 | 0 | 1 | <b>1</b> F | all <b>0</b> 02 | 21 1 | 0 | 0 |   |

• From the given state diagram of Mealy FSM, we can list State Table as shown below:-

| Present<br>State | Next State       |       |  | Output |       |  |
|------------------|------------------|-------|--|--------|-------|--|
|                  | $\mathbf{x} = 0$ | x = 1 |  | x = 0  | x = 1 |  |
| а                | a                | ъ     |  | 0      | 0     |  |
| ь                | С                | d     |  | 0      | 0     |  |
| С                | а                | d     |  | 0      | 0     |  |
| d                | е                | f     |  | 0      | 1     |  |
| е                | а                | f     |  | 0      | 1     |  |
| f                | g                | f     |  | 0      | 1     |  |
| g                | а                | f     |  | 0      | 1     |  |

Fall 2021

- Two states are said to be equivalent if, for each member of the set of inputs, they give exactly the same output and send the circuit either to the same state or to an equivalent state.
  - When two states are equivalent, one of them can be removed without altering the input-output relationships.
- In our example, we look for two present states that go to the same next state and have the same output for both input combinations.
  - > States g and e are examples, so g can be eliminated and substituted with e in the leftover state table. This results in one row representing state g struck/eliminated in the state table.
  - This state equivalency steps will continued till all non-equivalent states are left. The resulting state tables are shown next.

| Present<br>State | Next  | State | Out   | put   |          | Present<br>State | Next  | State | Out   | put   |
|------------------|-------|-------|-------|-------|----------|------------------|-------|-------|-------|-------|
|                  | x = 0 | x = 1 | x = 0 | x = 1 |          |                  | x = 0 | x = 1 | x = 0 | x = 1 |
| a                | a     | ь     | 0     | 0     |          | a                | а     | Ъ     | Û     | 0     |
| ь                | С     | đ     | 0     | 0     | <b>→</b> | <u> </u>         |       | 4     | Û     | n     |
| С                | а     | d     | 0     | 0     | -        | 0                | С     | 4     | 0     |       |
| d                | е     | f     | 0     | 1     |          | С                | a     | đ     | V     | V     |
| e                | a     | f     | Û     | 1     |          | d                | е     | f     | 0     | 1     |
| t e              | 0     | f     | Û     | 1     |          | е                | a     | f     | 0     | 1     |
| 1                | X -   | T.    | 0     | 1     |          | t .              |       | t     | ٨     | 1     |
| g                | а     | İ     | V     | Ţ     |          | I                | е     | I     | V     | Ţ     |

| $e \equiv g$ | & | d | = | f |
|--------------|---|---|---|---|
|--------------|---|---|---|---|

| Present<br>State | Next             | State     | Output |       |  |
|------------------|------------------|-----------|--------|-------|--|
|                  | $\mathbf{x} = 0$ | x = 1     | x = 0  | x = 1 |  |
| a                | a                | ь         | 0      | 0     |  |
| Ъ                | С                | d         | 0      | 0     |  |
| С                | a                | d         | 0      | 0     |  |
| d                | е                | d         | 0      | 1     |  |
| е                | a                | Fall 2021 | 0      | 1     |  |

 From reduced state table we can draw state diagram with fewer states as shown below:-



Fig. 5-23 Reduced State Diagram

- We can once again evaluate the circuit behavior with the same input i.e.
   01010110100...
- The input out-put sequence after state reduction is listed below:-

| State  | а | а | b | С | d | е | d | d | е | d | е | a |
|--------|---|---|---|---|---|---|---|---|---|---|---|---|
| Input  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |   |
| Output | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |   |

 Input-output sequence comparison of both circuits reveals that they are equivalent.

### State Reduction using Implication Table Method Example

- We can also use Implication Table (sometimes referred to as a "pairs chart") to check each pair of states for possible equivalence. The non-equivalent pairs are systematically eliminated until only the equivalent pairs remain.
- Implication tables provide graphic method of identifying redundant states and use grid array to list the possible state equivalencies.
- After equivalent states are found, we can apply row-matching reduction algorithm to eliminate states. This method is more reliable because using this method we can find equivalency of those states whose next-states are not same but equivalent.
- If desired, row matching method can be used to partially reduce the state table before constructing implication table.

# State Reduction using Implication Table Method Example Cont...



Figure: Structure of Implication Table

Fall 2021

13

## State Reduction using Implication Table Method Example Cont...

• We will use the example of state table shown below to illustrate the implication table method:-

| Present<br>State | Next State | Output (z) |  |  |  |  |
|------------------|------------|------------|--|--|--|--|
|                  | Input (x)  | Input (x)  |  |  |  |  |
|                  | 0 1        | 0 1        |  |  |  |  |
| Α                | АВ         | 0 0        |  |  |  |  |
| В                | D C        | 0 1        |  |  |  |  |
| C                | F E        | 0 0        |  |  |  |  |
| D                | D F        | 0 0        |  |  |  |  |
| E                | B G        | 0 0        |  |  |  |  |
| F                | G C        | 0 1        |  |  |  |  |
| G                | A F        | 0 0        |  |  |  |  |

# State Reduction using Implication Table Method Example Cont...

- Construct implication table of the form as shown in the next slide. This chart has a square for every possible pair of states. A square in column i and row j corresponds to state pair i-j. Thus the squares in the first column correspond to state pairs A-B, A-C etc.
- A=B: iff A=D, B=C & outputs are same. As outputs of A and B are different so these states are not equivalent and we inset a cross in the square A-B. Likewise we compare each state with all other states.
- Note that the squares above the diagonal are not included in the chart. Why?
   How do you interpret crosses in some squares?
- After the implication table has been constructed and some of the nonequivalent states found shown with crosses due to different outputs, go for first pass. The Implication Table after First and second passes will be as shown in the next slide.
- Another pass will result in no further elimination of non-equivalent states. The squares not crossed represent equivalent states i.e A≡D≡G and B≡F.

#### State Reduction using Implication Table Method Example Cont...



The initial Table

After the first pass

After the second pass

# State Reduction using Implication Table Method Example

Now we can use row elimination to reduce the state table.

| Present<br>State | Next State       | Output (z)                             |
|------------------|------------------|----------------------------------------|
|                  | Input (x)<br>0 1 | Input (x)<br>0 1                       |
| A B C D E        | A B C A B C A C  | 0 0<br>0 1<br>0 0<br>0 0<br>0 0<br>0 1 |
| G                | A F              | 0 0                                    |

| Present<br>State | Next State | Output (z) |  |  |  |  |
|------------------|------------|------------|--|--|--|--|
|                  | Input (x)  | Input (x)  |  |  |  |  |
|                  | 0 1        | 0 1        |  |  |  |  |
| Α                | A B        | 0 0        |  |  |  |  |
| В                | A C        | 0 1        |  |  |  |  |
| С                | ВЕ         | 0 0        |  |  |  |  |
| Е                | ВА         | 0 0        |  |  |  |  |

#### State Assignment

- In order to design a sequential circuit with physical components, it is necessary to assign coded binary values to the states.
  - For a circuit with m states, the codes must contain n bits where  $2^n >= m$
  - > In our example,
    - The unreduced table requires assignment of 7 states
    - The reduced table requires assignment of 5 states
- Binary assignment made in both cases requires three flip-flops with one and three unused states respectively.
- Unused states of a combination of binary values become our don't care conditions which normally leads to a reduction in the number of gates used for implementation.

#### State Assignment Cont...

- Many different assignments can be made to reduced states. The simplest way to code small state sets is to use the first five integers in binary counting order
- Another similar assignment is to use the Gray code
- Another possible assignment is the one-hot

| State | Assignment 1<br>Binary | Assignment 2<br>Gray Code | Assignment 3<br>One-hot |
|-------|------------------------|---------------------------|-------------------------|
| a     | 000                    | 000                       | 00001                   |
| ь     | 001                    | 001                       | 00010                   |
| C     | 010                    | 011                       | 00100                   |
| d     | 011                    | 010                       | 01000                   |
| е     | 100                    | 110                       | 10000                   |

# Reduced State Table with Binary Assignment

• The binary form of the state table is used to derive the combinational circuit part of the sequential circuit.

| Present<br>State | Next State       |       |  | Out   | Output |  |  |
|------------------|------------------|-------|--|-------|--------|--|--|
|                  | $\mathbf{x} = 0$ | x = 1 |  | x = 0 | x = 1  |  |  |
| 000              | 000              | 001   |  | 0     | 0      |  |  |
| 001              | 010              | 011   |  | 0     | 0      |  |  |
| 010              | 000              | 011   |  | 0     | 0      |  |  |
| 011              | 100              | 011   |  | 0     | 1      |  |  |
| 100              | 000              | 011   |  | 0     | 1      |  |  |

#### The End