Name: Simon Mumina

**Reg no**: BCSC01/0020/2019

Unit: BCSC 2256 Data Communication

### Assignment 1:

# Differential phase shift Keying

In Differential Phase Shift Keying, the phase of the modulated signal is shifted relative to the previous signal element. No reference signal is considered here. The signal phase follows the high or low state of the previous element. This DPSK technique doesn't need a reference oscillator.

This is the waveform of Differential Phase Shift Key.



If the data bit is Low i.e., 0, then the phase of the signal is not reversed, but continued as it was. If the data is a High i.e., 1, then the phase of the signal is reversed, as with NRZI, invert on 1.

The High state represents an M in the modulating signal and the Low state represents a W in the modulating signal.

#### **DPSK Modulator**

DPSK is a technique of BPSK, in which there is no reference phase signal. Here, the transmitted signal itself can be used as a reference signal. This is a DPSK Modulator.



DPSK encodes two distinct signals, i.e., the carrier and the modulating signal with 180° phase shift each. The serial data input is given to the XNOR gate and the output is again fed back to the other input through 1-bit delay. The output of the XNOR gate along with the carrier signal is given to the balance modulator, to produce the DPSK modulated signal.

### **DPSK Demodulator**

In DPSK demodulator, the phase of the reversed bit is compared with the phase of the previous bit. This is a diagram of DPSK demodulator.



The balance modulator is given the DPSK signal along with 1-bit delay input. That signal is made to confine to lower frequencies with the help of LPF. Then it is passed to a shaper circuit, which is a comparator or a Schmitt trigger circuit, to recover the original binary data as the output.

# Quadrature phase shift keying

The Quadrature Phase Shift Keying is a variation of BPSK, and it is also a Double Side Band Suppressed Carrier modulation scheme, which sends two bits of digital information at a time, called as bigits.

Instead of the conversion of digital bits into a series of digital stream, it converts them into bit pairs. This decreases the data bit rate to half, which allows space for the other users.

#### **QPSK Modulator**

The QPSK Modulator uses a bit-splitter, two multipliers with local oscillator, a 2-bit serial to parallel converter, and a summer circuit.



At the modulator's input, the message signal's even bits (i.e.,  $2^{nd}$  bit,  $4^{th}$  bit,  $6^{th}$  bit, etc.) and odd bits (i.e., 1st bit,  $3^{rd}$  bit,  $5^{th}$  bit, etc.) are separated by the bits splitter and are multiplied with the same carrier to generate odd BPSK (called as PSK<sub>I</sub>) and even BPSK (called as PSK<sub>Q</sub>). The PSK<sub>Q</sub> signal is anyhow phase shifted by  $90^{\circ}$  before being modulated.

This is the QPSK waveform for two-bits input which shows the modulated result for different instances of binary inputs.



## **QPSK Demodulator**

The QPSK Demodulator uses two product demodulator circuits with local oscillator, two band pass filters, two integrator circuits, and a 2-bit parallel to serial converter.



The two product detectors at the input of demodulator simultaneously demodulate the two BPSK signals. The pair of bits are recovered here from the original data. These signals after processing, are passed to the parallel to serial converter.