# SERIAL PERIPHERAL INTERFACE VIP

# **SPI Testbench Architecture**



# **SPI VIP UVM Testbench Components**

#### Interface:

The SPI interface spi\_if contains signals information. The timings of the respective signals are defined by the clocking blocks. The master\_cb defines the timings from the bus-master point of view, while the slave\_cb defines the timings from the bus-slave point of view. Also has the modport lists, which define the directions of the signals within the interface

#### **Transactions:**

The SPI master\_transaction & slave\_transaction class defines the spi based on data length, shift direction and other characteristics

# Sequence:

The SPI master\_sequence & slave\_sequence creates the transaction of the SPI being generated. Sequences are made up of several data items which can be put together in different ways to create scenarios

#### Sequencer:

The SPI master\_sequencer & slave\_sequencer controls the flow of request and response sequence items between sequences and the driver

#### **Driver:**

The SPI master\_driver & slave\_driver receives the master\_transaction & slave\_transaction through the seq\_item\_port. It defines how signal should be timed so that target protocol becomes valid. Transaction level objects are obtained from sequencer & driver drives them to design via interface handle

#### Monitor:

The SPI master\_monitor & slave\_monitor collects bus or signal interface through virtual interface. Collected data used for protocol checking & coverage. Collected data is exported via analysis port.

# Agent:

The SPI master\_agent & slave\_agent encapsulates respective sequencer, driver & monitor into single entity & connecting together via TLM interfaces.

# Agent\_Configuration:

Here, master\_agent\_configuration & slave\_agent\_configuration configures agent as Active or Passive

#### **Scoreboard:**

Compares the data from master\_monitor & slave\_monitor. Receive data via analysis port

#### **Environment**:

To provide a conclusion, env class contains all the verification components

#### Test:

Verification plan lists all the features & other functional items that needs to be verified & test needs to cover each of them

# Top:

The top module, which instantiates the DUT module, registers the spi\_if in the database, and runs the test. The top module is responsible for clock generation as well.

### **Virtual Sequence:**

Tests that require coordinated generation of stimulus using multiple driving agents need to use virtual sequences. A virtual sequence can run multiple transaction types on multiple real sequencers

# **Virtual Sequencer:**

If we have multiple driving agents and stimulus coordination is required, we need a virtual sequencer