|                                                               |     | Assembly<br>Example                                   | OP |   |   |   | e Code<br>OPA (Lowe | er)        | Operation Summary                                                                                                                              | Detailed Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------|-----|-------------------------------------------------------|----|---|---|---|---------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No Operation                                                  | NOP | nop                                                   | 0  | 0 | 0 | 0 | 0 0 0               | $^{\circ}$ | ●PC+1→PCTEMP<br>●PCTEMP→PC                                                                                                                     | No operation performed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Load Data to<br>Accumulator                                   | LDM | ldm 0xa<br>ldm 10<br>ldm LABEL                        | 1  | 1 | 0 | 1 | D                   |            | ●PC+1→PCTEMP<br>●D→ACC<br>●PCTEMP→PC                                                                                                           | Loads 4 bit immediate value (OPA field) into ACC. CY remains unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Load Index<br>Register to<br>Accumulator                      | LD  | ld 3<br>ld 15                                         | 1  | 0 | 1 | 0 | n                   |            | ●PC+1→PCTEMP<br>●Rn→ACC<br>●PCTEMP→PC<br>●PC+1→PCTEMP                                                                                          | Loads 4 bit content of index register Rn into ACC. CY unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Exchange Index<br>Register and<br>Accumulator                 | хсн | xch 3<br>xch 15                                       | 1  | 0 | 1 | 1 | n                   |            | ●ACC→ACBR  ●Rn→ACC  ●ACBR→Rn  ●PCTEMP→PC                                                                                                       | Exchanges contents of ACC and Rn. CY unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Add Index<br>Register to<br>Accumulator with<br>Carry         | ADD | add 3<br>add 15                                       | 1  | 0 | 0 | 0 | n                   |            | ●PC+1→PCTEMP<br>●ACC+Rn+CY→ACC,CY<br>●PCTEMP→PC                                                                                                | Performs 4-bit addition of ACC, Rn, and CY. Result to ACC; carry-out to CY.  a3 a2 a1 a0 cy +) r3 r2 r1 r0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Subtract Index<br>Register from<br>Accumulator with<br>Borrow | SUB | sub 3<br>sub 15                                       | 1  | 0 | 0 | 1 | n                   |            | ●PC+1→PCTEMP<br>●ACC+Rn+CY→ACC,CY<br>●PCTEMP→PC                                                                                                | The contents of ACC, the bitwise inversion of the 4-bit value in index register Rn (as specified by number n), and the inverted CY bit are added together. The result is stored in ACC, and the carry-out is stored in CY.  Note: If the CY value prior to calculation is 0, subtraction is performed without borrow. If the CY value prior to calculation is 1, subtraction is performed with borrow. After calculation, CY = 0 indicates a borrow occurred, and CY = 1 indicates no borrow occurred. Keep in mind that the interpretation of the CY bit is inverted after execution with respect to the borrow status. $ \begin{array}{cccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Increment Index<br>Register                                   |     | inc 8                                                 | 0  | 1 | 1 | 0 | n                   |            | ●PC+1→PCTEMP<br>●Rn+1→Rn                                                                                                                       | The 4 bit content of index register Rn, designated by number n, is incremented by 1. If the original value is 15, it                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Branch Back and<br>Load Data to<br>Accumulator                | DDI | bbl 0xa<br>bbl 12                                     | 1  | 1 | 0 | 0 | D                   |            | ●PCTEMP→PC  ●PC+1→PCTEMP  ●SP-1→SP  ●(Stack)→PC  ●D→ACC                                                                                        | wraps around to 0. The CY (carry) bit remains unchanged. This instruction performs a return from a subroutine. The stack pointer (SP) is decremented by one, and the return address is retrieved from the stack and loaded into the program counter (PC). The PC now points to the instruction following the subroutine call (JMS). Additionally, the 4-bit value D from the instruction's OPA field is transferred into the accumulator (ACC).  After the PC is incremented (+1) to point to the next                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Jump indirect                                                 | JIN | jin 3p<br>jin 3<<br>These are<br>identical.           | 0  | 0 | 1 | 1 | m                   | 1          | •PC+1→PCTEMP<br>•PCTEMP[11:8]→PC[11:8]<br>•RmP[7:4]→PC[7:4]<br>•RmP[3:0]→PC[3:0]                                                               | instruction, the lower 8 bits of the PC are overwritten with the 8-bit contents of index register pair RmP, designated by number m.  Note: If PC[7:0] was 0xFF before executing the JIN instruction, incrementing the PC causes a carry into PC[11:8] (page number), which is then incremented. The lower 8 bits are overwritten afterward. If the JIN instruction resides at the last address of a page (PC[7:0] == 0xFF), the jump target ends up inside the next page.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Send Register<br>Control                                      | SRC | src 5p<br>src 5<<br>src 10<br>These are<br>identical. | 0  | 0 | 1 | 0 | m                   | 1          | •PC+1→PCTEMP<br>•RmP[7:4]→DB @X2<br>•RmP[3:0]→DB @X3<br>•PCTEMP→PC                                                                             | The 8-bit contents of index register pair RmP, specified by number m, are output to the data bus: the upper 4 bits during state X2, and the lower 4 bits during state X3. These values serve as address information for chip selection when accessing ROM (I/O ports), or RAM (output ports, character data, status characters). ROM and RAM receive and retain these values for upcoming access instructions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Fetch Index<br>Register from<br>ROM                           | FIN | fin 7p<br>fin 7<<br>fin 14<br>These are<br>identical. | 0  | 0 | 1 | 1 | m                   | 0          | 命令サイクル1で ●PC+1→PCTEMP   命令サイクル2で ●ROP[3:0]→DB @A1 ●ROP[7:4]→DB @A2 ●PCTEMP[11:8]→DB @A3 ●DB→RmP[7:4] @M1(OPR) ●DB→RmP[3:0] @M2(OPA) ●PCTEMP→PC | Although this is a one-word instruction, it requires two instruction cycles to execute. In instruction cycle 1, the PC is incremented (+1) to point to the next instruction.  In instruction cycle 2, the ROM address is built as follows: - During state A1: the lower 4 bits of index register pair ROP (i.e., R1) are output to the data bus - During state A2: the upper 4 bits of ROP (i.e., R0) are output to the data bus - During state A3: the upper bits of PCTEMP (PC[11:8], the page number) are output to the data bus  ROM data is read via states M1 and M2: - M1 retrieves the upper 4 bits (OPR) and loads them into the upper part of RmP - M2 retrieves the lower 4 bits (OPA) and loads them into the lower part of RmP - Finally, PCTEMP is transferred to PC  Note: If PC[7:0] was 0xFF before executing the FIN instruction, the PC increment causes a carry into PC[11:8]. The read address for ROM is then constructed using this new page value and the ROP pair. If the FIN instruction is placed at the final address of a page (PC[7:0] == 0xFF), the ROM access address will be inside the next page. |