

# STE – Digital Electronics Lecture 8 – Lab & 5

DI Klaus Strohmayer – Digital Design and Verification Expert

#### Dice Part 1



Implement the RTL code for a dice.

- Design
  - Trigger via input trig\_i
  - LSFR based random number generation
    - Bit width 8bit polyoma  $x^8 + x^6 + x^5 + x^4 + 1$
  - Modulo 6 division (3bit) (dice\_dout\_o[2:0])
    - dice done o is one once calculation is done
    - dice\_dout\_o[2:0] is zero while calculating

#### Verification

Trigger 400 times

- Consider split (RTL, TB)
- Collect number of occurrences for 1,2,..6
- Check if values 0 and 7 don't appear on the output (immediate assertion)



### Dice Part 1





# Block diagram

All FFs must have an asynchronous reset

```
module ste dice top (
          wire
                               clk
                                               , // I; System clock
  input
                                               , // I; system cock reset (active low)
  input
          wire
                               reset ni
                                               , // I; trigger a new iteration
  input
          wire
                               trig i
                              dice done o
                                               , // O; Calculation of new value is done
  output logic
  output logic [2:0]
                              dice dout o
                                                 // O; Dice value
);
```



### Dice Part 1a





## Block diagram

Integrate the given debouncer ste\_debounce.sv



FH JOANNEUM

System Test Engineering

- Provide the RTL code
- Provide Testbench code
- Provide a Waveform screenshot
  - One single dice value generation
  - Select 4 to 6 relevant signals

