### **Preliminary Work**

# **Experiment-4**

1) Cortex M4 in TM4C123GXL board run with 16 MHz system clock by default. To get 100 msec delay by using counter.

$$T = \frac{1}{f} = \frac{1}{16x10^6}$$
 sec and required operation number =  $\frac{100m \sec}{T} = 0.1x16x10^6 = 1600000$ 

For hexadecimal value 1600000 = #0x186A00, on the other hand we have two operation one of them decrements of counter and other comparison. Thus divide 186A00 by two and get #0xC3500. Fig. 1 shows the DELAY100 subroutine's assembly codes.

```
****************
2
   ; Experiment 4 ; pre part-1;
3
   ; Subroutine 100 msec delay
   , ********************************
            DIRECTIVE VALUE
5
                               COMMENT
6
             AREA routines, READONLY, CODE
7
            THUMB
            EXPORT Delay100
8
9
   Delay100
10
         PUSH(rO)
         MOV32 r0, #0xC3500
11
12
         SUBS
              r0,#1
         BNE
13
                say
14
         POP(rO)
15
         BX
                LR
16
17
         ALIGN
         END
18
```

Figure 1: DELAY100 subroutine assembly codes

2) Simple data transfer program's codes

```
;************************************
   ; Exp4 p2.s Part-II
3
   ; Simple data transfer
4
   5
6
7
   GPIO PORTB AFSEL EQU 0x40005420
8
   GPIO_PORTB_DEN EQU 0x4000551C
9
   IOB
               EQU OxOF
   10
              EQU 0x40024400
11
   GPIO PORTE DIR
12
   GPIO_PORTE_AFSEL EQU 0x40024420
13
   GPIO PORTE DEN
               EQU 0x4002451C
14
   IOE
                EQU 0x00
15
   SYSCTL RCGCGPIO EQU 0x400FE608
16
  ***********************
17
```

# **EE 447-Introduction to Microprocessors**

# **Preliminary Work**

```
18
                |.text|, READONLY, CODE, ALIGN=2
        AREA
19
        THUMB
20
        EXTERN Delay100
21
        EXPORT main
22
     _main LDR R1, =SYSCTL RCGCGPIO
23
24
            LDR RO, [R1]
25
            ORR RO, RO, #0x12 ;0001 0010 ;Enable E and B clock
26
            STR R0, [R1]
27
            NOP
28
            HOP
29
            NOP ; let GPIO clock stabilize
30
            LDR R1, =GPIO PORTB DIR ; config. of port B starts
31
32
            LDR RO, [R1]
            BIC RO, #OxFF ; clear left 8 bit
33
34
            ORR RO, #IOB
                            ; set R0[7:0] = 8'b00001111
35
            STR RO, [R1]
                            ; 1-Output 0-Input
36
            LDR R1, =GPIO PORTB AFSEL
            LDR RO, [R1]
37
38
            BIC RO, #0xFF
                            ; clear left 8-bit
            STR R0, [R1]
39
                            ; set func. to GPIO
40
            LDR R1, =GPIO PORTB DEN
41
            LDR RO, [R1]
42
            ORR RO, #OxFF ; GPIO Enabled
            STR RO, [R1] ; config. of port B ends
43
44
            LDR R1, =GPIO PORTE DIR ; config. of port E starts
45
46
            LDR RO, [R1]
            ORR RO, #IOE
47
48
            STR RO, [R1]
            LDR R1, =GPIO_PORTE_AFSEL
49
            LDR RO, [R1]
50
51
            BIC RO, #OxFF
52
            STR RO, [R1]
            LDR R1, =GPIO_PORTE_DEN
53
54
            LDR RO, [R1]
55
            ORR RO, #OxFF
56
            STR RO, [R1] ; config . of port E ends
     ;******** port initilization done ***********
57
58
    update LDR R1,=GPIO PORTB DATA
59
            LDR RO, [R1] ; read portE data
60
            LSR RO,#4 ;get higher ports
61
62
            STR
                    RO,[R1]
            MOV
63
                    R2,#49 ;
                                7sn ; 35'5sn
64
    wait
            BL
                    Delay100
            SUBS
65
                    R2,#1
66
            BNE
                    wait
67
            В
                    update
71
            ALIGN
72
            END
```

## **EE 447-Introduction to Microprocessors**

### **Preliminary Work**

#### 3) Keypad press detection program

- a. Set all columns (R1-4 pins) to pull up and output; all rows (L1-4 pins) as output low (all zeros), then read R1-4 status continuously. If one of the value of R1-4 is Low, this means that at least one key is pressed.
- **b.** According to status of the column that include pressed key button, I contentiously check the status of corresponding pin. If it turn to one, release of the key can be detected.
- c. To find the pressed key location, first I get column information from the key press detection step. Then, I start to scan rows sequentially to detect low voltage case. Then, accordingly row and column number corresponding ID information of related key can be calculated.
- d. Bouncing may cause several press and release detection of a button at just one touching case. To be avoid that, I insert 100 msec delay just after the key press detection signal, while reading statutes of the keys and detecting pressed key.



```
; Exp4_p3.s Part-III
; Keypad press detection program
                 EQU 0x400243FC; base address
GPIO_PORTE_DATA
GPIO_PORTE_ROW
                 EQU 0x400243C0; Rows (L1-L4) Output
GPIO_PORTE_CLMN
                 EQU 0x4002403C; Columns(R1-R4) Input
GPIO PORTE DIR
                 EQU 0x40024400
GPIO_PORTE_AFSEL
                 EQU 0x40024420
GPIO_PORTE_DEN
                 EQU 0x4002451C
GPIO_PORTE_PUR
                 EQU 0x40024510 ; PUR actual address
                 EQU 0xF0; E7-4 output | E3-0 input
IOE
                EQU 0x400FE608
SYSCTL_RCGCGPIO
; *********************
          |.text|, READONLY, CODE, ALIGN=2
   THUMB
   EXTERN Delay100
   EXTERN OutStr
   EXTERN CONVRT
   EXPORT ___main
__main LDR R1, =SYSCTL_RCGCGPIO
       LDR RO, [R1]
       ORR RO, RO, \#0x10;0001 0000; Enable clock of port E
       STR R0, [R1]
       NOP
       NOP
       NOP ; let GPIO clock stabilize
       LDR R1, =GPIO_PORTE_DIR ; config. of port E starts
       LDR RO, [R1]
       BIC RO, #0xFF ; clear 8 bit
                                    Output
       ORR RO, #IOE ; b11110000 (L1-L2-L3-L4,R1-R2-R3-R4)
       STR R0, [R1]
                    ; 1-Out 0-In (E7,E6,E5,E4,E3,E2,E1,E0)
       LDR R1, =GPIO_PORTE_AFSEL
       LDR R0, [R1]
       BIC RO, #0xFF ; clear left 8-bit
       STR R0, [R1]
                    ; set func. to GPIO
       LDR R1, =GPIO PORTE DEN
       LDR R0, [R1]
       ORR RO, #0xFF ; GPIO Enabled
       STR R0, [R1]
       LDR R1,=GPIO_PORTE_PUR ; pull up E3-0(inputs)
       MOV R0, \#0\times0F
                    ;
       STR R0,[R1] ; config. of port E ends
LDR R1,=GPIO_PORTE_ROW ; L1-L4 | 3C0
       LDR R2,=GPIO_PORTE_CLMN ; R1-R4 | 03C
       mov r5,#4 ; constant
       ; Detect Pressed key
start
       MOV R0,\#0\times00
       STR R0,[R1]; set rows to 0
       LDR r3,[R2] ; read column data
chk_1
       CMP r3, \#0x0F
       BEQ chk_1 ; if all one stay in the check loop
```

```
BL Delay100
        mov r4, #0x70
                       ; rows 0111
        STR r4,[R1]
                        ;update rows
        LDR R0,[R2]
        CMP R0,\#0x0F
        BNE calcID
        mov r4, #0xB0
                       ; rows 1011
        STR r4,[R1]
                        ;update rows
        LDR R0, [R2]
        CMP R0,\#0x0F
        BNE calcID
       mov r4, #0xD0
                       ; rows 1101
        STR r4,[R1]
                       ;update rows
        LDR R0,[R2]
        CMP R0,\#0\times0F
        BNE calcID
        mov r4, #0xE0
                       ; rows 1110
        STR r4,[R1]
                       ;update rows
        LDR R0,[R2]
        CMP R0,\#0\times0F
        BEQ start
                        ; no press detect
        r3-column data | r4-row data
calcID LSRS r3,#5
        BHS rs; if carry 0 4th row else go 'rs'
        MOV r3,#4 ; 4th row
             gec_1
        LSR r3,#1 ; r3 show row number
rs
        LSRS r4,#1
gec_1
        BHS cs; if carry 0 4th column
        MOV r4, #4 ; 4th row
             gec_2
CS
        LSR r4,#1 ; r3 show column number
gec_2
        SUB r3,#1
        MLA R6,r3,r5,r4; get the key ID
        ; Detect Released key
chk_2
        LDR r3,[R2]; read column data
        CMP r3, #0x0F
        BNE chk_2
                   ; if key pressed stay in loop
        BL CONVRT ; out the R6 data to uart
            start
        ALIGN
        END
```