# ECEC 500 - FUNDAMENTALS OF COMPUTER HARDWARE

### **Objective:**

Data hazard to be overcome by implementing forwarding circuitry



### ECEC 500 - FUNDAMENTALS OF COMPUTER HARDWARE

Taking the result from the earliest point that it exists in any of the pipeline state registers and forward it to the functional units (e.g., the ALU) that need it that cycle.

For ALU functional unit: the inputs can come from any pipeline register rather than just from ID/EX by

- adding multiplexors to the inputs of the ALU
- connecting the Rd write data in EX/MEM or MEM/WB to either connecting the Rd write data in EX/MEM or MEM/WB to either (or both) of the EX's stage Rs and Rt ALU mux inputs.
- adding the proper control hardware to control the new muxes.

Other functional units may need similar forwarding logic (e.g., the DM)

• With forwarding can achieve a CPI of 1 even in the presence of data dependencies

Forwarding can also help with hazards when store instructions are dependent on other instructions. Since they use just one data value during the MEM stage, forwarding is easy. However, consider loads immediately followed by stores, useful when performing memory-to-memory copies in the MIPS architecture. Since copies are frequent, we need to add more forwarding hardware to make them run faster.

#### Initialization:

$$$s1 = 9; $s2 = 4; $s3 = 7; $s4 = 10$$

#### Program:

add 
$$$t1,$s1,$s4 -- $t1 <= 10 + 9 = 19$$
  
sub  $$t2,$s2,$s3 -- $t2 <= 4 - 7 = -3$   
add  $$s7,$t1,$t2 -- $s7 <= 19 + -3 = 16$ 

The first instruction adds the two values and stores it in the \$11 register.

The second instruction subtracts the values and stores them in the \$t2 register.

The third instruction adds and stores the values which are in \$11 and \$12.

Since no stalls or delays are used, the first instruction executes in 5 cycles the second instruction finishes in the 6<sup>th</sup> cycle and the data is saved to the register \$s7 of the third instruction in the 7<sup>th</sup> cycle.

## ECEC 500 - FUNDAMENTALS OF COMPUTER HARDWARE







