

## **SoC:** System on a chip (beyond Processor)



The 2001 prediction: SoC's will be > 12M gates



## **ASIC** and **SoC** Design flow





## **Modelling types**





#### Behavioral model

- Explicit definition of mathematical relationship between input and output
- No implementation information
- It can exist at multiple levels of abstraction
  - Dataflow, procedural, state machines, ...

#### Structural model

- A representation of a system in terms of interconnections (netlist) of a set of defined component
- Components can be described structurally or behaviorally

## Adder: behavior, netlist, transistor, layout

#### **Behavioral model**

#### **Structural model**







## Full Adder: alternative structural models



Are the behavioral models the same?

## Why VHDL?



- The Complexity and Size of Digital Systems leads to
  - Breadboards and prototypes which are too costly
  - Software and hardware interactions which are difficult to analyze without prototypes or simulations
  - Difficulty in communicating accurate design information
  - Want to be able to target design to a new technology while using same descriptions or reuse parts of design (IP)

#### Half Adder



- A Half-adder is a Combinatorial circuit that performs the arithmetic sum of two bits.
- It consists of two inputs (x, y) and two outputs (Sum, Carry)
  as shown.

| <u>X</u> | <u>Y</u> | <u>Carry</u> Sum | Carry <= X AND Y; |
|----------|----------|------------------|-------------------|
| 0        | 0        | 0 0              | Cum de V VOD Va   |
| 0        | 1        | 0 1              | Sum <= X XOR Y;   |
| 1        | 0        | 0 1              |                   |
| 1        | 1        | 1 0              |                   |

**Behavioral Truth Table** 

## Half Adder: behavioral properties



What are the behavioral properties of the half-adder ciruit?



The event on a, from 1 to 0, changes the output

- Propagation delay property
  - The output changes after 5ns propagation delay
- Concurrency property: Both XOR & AND gates compute new output values concurrently when an input changes state:

## **Half Adder: Design Entity**





Design entity

A component of a system whose behavior is to be described and simulated

- Components to the description
  - entity declaration
     The interface to the design
     There can only be one interface declared
  - architecture construct
     The internal behavior or structure of the design
     There can be many different architectures
  - configuration bind a component instance to an entity-architecture pair

## **Half Adder: Entity**



- All keyword in capitals by convention
- VHDL is case insensitive for keywords as well as variables
- The semicolon is a statement separator not a terminator
- std\_logic is data type which denotes a logic bit (U, X, 0, 1, Z, W, L, H, -)
- BIT could be used instead of std\_logic but it is only (0, 1)

### Half Adder: Architecture



must refer to entity name

```
ARCHITECTURE half_adder_arch_1 OF half_adder IS

BEGIN

Sum <= a XOR b;

Carry <= a AND b;

END half_adder_arch_1;
```

## Half Adder: Architecture with Delay



```
ARCHITECTURE half_adder_arch_2 OF half_adder IS

BEGIN

Sum <= ( a XOR b ) after 5 ns;

Carry <= ( a AND b ) after 5 ns;

END half_adder_arch_2;
```

## A Full-Adder

- A Full-Adder is a Combinational circuit that forms the arithmetic sum of three input bits.
- It consists of three inputs (z, x, y) and two outputs (Carry, Sum) as shown.

| z                               | x                                    | y                          | С                          | S                               |
|---------------------------------|--------------------------------------|----------------------------|----------------------------|---------------------------------|
| 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1 | 0<br>0<br>1<br>0<br>1<br>1 | 0<br>1<br>1<br>0<br>1<br>0<br>0 |
|                                 |                                      | Γruth                      |                            |                                 |



#### **Full Adder: Architecture**



```
ARCHITECTURE full_adder_arch_1 OF full_adder IS

BEGIN

Sum <= ((x XOR y) XOR z);

Carry <= ((x AND y) OR (z AND (x AND y)));

END full_adder_arch_1;
```

## **Full Adder: Architecture with Delay**



```
ARCHITECTURE full_adder_arch_2 OF full_adder IS
    SIGNAL S1, S2, S3: std_logic;

BEGIN

s1 <= (a XOR b) after 15 ns;

s2 <= (c_in AND s1) after 5 ns;

s3 <= (a AND b) after 5 ns;

Sum <= (s1 XOR c_in) after 15 ns;

Carry <= (s2 OR s3) after 5 ns;

END full_adder_arch_2;
```

#### **SIGNAL: Scheduled Event**



Like variables in a programming language such as C, signals can be assigned values, e.g. 0, 1

- However, SIGNALs also have an associated time value
   A signal receives a value at a specific point in time
   and retains that value until it receives a new value
   at a future point in time (i.e. scheduled event)
- The waveform of the signal is a sequence of values assigned to a signal over time
- For example

wave <= '0', '1' after 10 ns, '0' after 15 ns, '1' after 25 ns;



**EECS 316** 

# The Ripple-Carry n-Bit Binary Parallel Adder







CS150 Newton 6.2.10

## Hierarchical design: 2 bit adder





The design interface to a two bit adder is

```
LIBRARY IEEE;
USE IEEE.std logic 1164.ALL;
ENTITY adder_bits_2 IS
  PORT (
                       IN std logic;
      Carry_In:
                       IN std logic;
      a1, b1, a2, b2:
                       OUT std logic;
      Sum1, Sum2:
      Carry_Out:
                       OUT std logic
END adder bits 2;
```

 Note: that the ports are positional dependant (Carry In, a1, b1, a2, b2, Sum1, Sum2, Carry out)

## Hierarchical designs: Ripple Structural Model



```
ARCHITECTURE ripple_2_arch OF adder_bits_2 IS

COMPONENT full_adder

PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic);

END COMPONENT;
```

```
SIGNAL c1: std_logic;
```

#### **BEGIN**

FA1: full\_adder PORT MAP (Carry\_in, a1, b1, Sum1, c1);

FA2: full\_adder PORT MAP (c1, a2, b2, Sum2, Carry\_Out);

**END ripple\_2\_arch**;

# Subtraction of Two Binary Digits and a Borrow-In: The Full Subtracter



CS150 Newton 6.2.14

## Ripple Subtracter



CS150 Newton 6.2.15

## **Assignment #1**

\_\_\_

- <u>I</u>
- (1) Using the full\_adder\_arch\_2,

  a <= '1', '0' after 20 ns, '1' after 30 ns;

  b <= '0', '1' after 10 ns, '0' after 25 ns, '1' after 35 ns;

Hand draw the signal waveforms for a, b, c\_in, s1, s2, s3, sum, c\_out

c in <= '0', '1' after 15 ns;

- (2) Write the entity and architecture for the full subtractor
- (3) Write the entity and architecture for a 4 bit subtractor

Note: this is a hand written assignment, no programming. Although, you may want to type it in using a Word Processor.