



## Review: N-Bit Ripple-Carry Adder



CS150 Newton 6.2.10

CO

F.A.

## Hierarchical design: 2-bit adder





The design interface to a two bit adder is

```
LIBRARY IEEE;
USE IEEE.std logic 1164.ALL;
ENTITY adder_bits_2 IS
  PORT (Cin:
                             std_logic;
                        IN
        a0, b0, a1, b1: IN std logic;
        S0, S1:
                        OUT std logic;
                        OUT std logic
         Cout:
); END;
```

 Note: that the ports are positional dependant (Cin, a0, b0, a1, b1, S0, S1, Cout)

## Hierarchical design: Component Instance

```
Component Declaration
ARCHITECTURE ripple_2_arch OF adder_bits_2 IS
  COMPONENT full_adder
      PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic);
  END COMPONENT:
  SIGNAL t1: std_logic,
BEGIN
  FA1: full adder PORT MAP (Cin, a0, b0, S0, t1);
  FA2: full_adder PORT MAP (t1, a1, b1, s1, Cout);
                     Component instance #1 called FA1
END;
                  Component instance #2 called FA2
```

**EECS 316** 

#### **Positional versus Named Association**



Positional Association (must match the port order)

FA1: full\_adder PORT MAP (Cin, a0, b0, S0, t1);

Named Association: signal => port\_name

```
FA1: full_adder PORT
MAP (Cin=>x, a0=>y, b0=>z, S0=>Sum, t1=>Carry);
```

```
FA1: full_adder PORT
MAP (Cin=>x, a0=>y, b0=>z, t1=>Carry, S0=>Sum);
```

```
FA1: full_adder PORT
MAP (t1=>Carry, S0=>Sum, a0=>y, b0=>z, Cin=>x);
```

## **Component by Named Association**



## Using vectors: std\_logic\_vector

```
ENTITY adder_bits_2 IS
PORT (Cin: IN std_logic;
a0, b0, a1, b1: IN std_logic;
S0, S1: OUT std_logic;
Cout: OUT std_logic
); END;
```

By using vectors, there is less typing of variables, a0, a1, ...

```
PORT (Cin: IN std_logic;
    a, b: IN std_logic_vector(1 downto 0);
    S: OUT std_logic_vector(1 downto 0);
    Cout: OUT std_logic
); END;
```

## 2-bit Ripple adder using std\_logic\_vector



Note, the signal variable usage is now different:
 a0 becomes a(0)

```
ARCHITECTURE ripple 2 arch OF adder bits 2 IS
  COMPONENT full_adder
      PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic);
  END COMPONENT;
  SIGNAL t1: std logic; -- Temporary carry signal
BEGIN
  FA1: full_adder PORT MAP (Cin, a(0), b(0), S(0), t1);
  FA2: full_adder PORT MAP (t1, a(1), b(1), s(1), Cout);
END;
```

## 4-bit Ripple adder using std\_logic\_vector



std\_vectors make it easier to replicate structures

## For-Generate statement: first improvement

```
ARCHITECTURE ripple 4 arch OF adder bits 4 IS
  COMPONENT full adder
      PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic);
  END COMPONENT;
              t: std_logic_vector(3 downto 1);
  CONSTANT n: INTEGER := 4;
                             Constants never change value
BEGIN
  FA1: full adder PORT MAP (Cin, a(0), b(0), S(0), t(1));
  FA f: for i in 1 to n-2 generate
     FA i: full adder PORT MAP (t(i), a(i), b(i), S(i), t(i+1));
  end generate;
  FA4: full_adder PORT MAP (t(n), a(n), b(n), S(n), Cout);
END;
                       LABEL: before the for is not optional
```

## For-Generate statement: second improvement



## N-bit adder using generic

```
ENTITY adder_bits_4 IS

PORT (Cin: IN std_logic;
    a, b: IN std_logic_vector(3 downto 0);
    S: OUT std_logic_vector(3 downto 0);
    Cout: OUT std_logic
); END;
```

By using generics, the design can be generalized

```
ENTITY adder_bits_n IS

GENERIC(n:INTEGER := 2);
PORT (Cin: IN std_logic;

a, b: IN std_logic_vector(n-1 downto 0);
S: OUT std_logic_vector(n-1 downto 0);
Cout: OUT std_logic
); END;
```

## For-Generate statement: third improvement



```
ARCHITECTURE ripple n arch OF adder bits n IS
  COMPONENT full adder
      PORT (x, y, z: IN std logic; Sum, Carry: OUT std logic);
  END COMPONENT;
  SIGNAL t: std_logic_vector(n downto 0);
BEGIN
  t(0) \le Cin; Cout \le t(n);
  FA: for i in 0 to n-1 generate
      FA_i: full_adder PORT MAP (t(i), a(i), b(i), S(i), t(i+1));
  end generate;
END;
```

## Stimulus Only Test Bench Architecture

```
ARCHITECTURE adder bits 4 tb arch OF adder bits 4 tb IS
  COMPONENT adder bits n
      GENERIC(n: INTEGER := 2);
      PORT (Cin: IN std logic;
            a, b: N std_logic_vector(n-1 downto 0);
                   OUT std_logic_vector(n-1 downto 0);
            Cout: OUT std logic
  END COMPONENT;
  SIGNAL
            x, y, Sum: std_logic_vector(n downto 0);
  SIGNAL c, Cout: std_logic;
BEGIN
  x <= "0000", "0001" after 50 ns, "0101", after 100 ns;
  y <= "0010", "0011" after 50 ns, "1010", after 100 ns;
  c <= '1', '0' after 50 ns;
                                                    MAP(4)
  UUT_ADDER_4: adder_bits_n GENERIC MAP(4)
                                                    Overrides
            PORT MAP (c, x, y, Sum, Cout);
                                                    default 2
END;
```

## Stimulus Only Test Bench Entity





```
ENTITY adder_bits 4 tb IS
      PORT (Sum:
                        std_logic_vector(3 downto 0);
             Cout:
                        std logic
); END;
```

The output of the testbench will be observe by the digital waveform of the simulator.

#### Review: 1-bit Tri-State buffer



# ARCHITECTURE Buffer3 OF TriStateBuffer IS BEGIN OTHERS includes 0,

```
WITH oe SELECT
y <= x WHEN '1', -- Enabled
'Z' WHEN OTHERS; -- Disabled
```

END;

## **N-bit Tri-State Buffer entity**



#### N-bit Tri-State Buffer architecture



ARCHITECTURE TriStateBufferN\_ARCH OF TriStateBufferN IS COMPONENT TriStateBuffer

PORT (x: IN std\_logic; y: OUT std\_logic, oe: IN std\_logic); END COMPONENT;

#### **BEGIN**

TB: FOR i IN 0 TO n-1 GENERATE

TB\_i: TriStateBuffer PORT MAP (x(i), y(i), oe);

**END GENERATE**;

END;

## **ROM: 4 byte Read Only Memory**



ENTITY rom\_4x8 IS

PORT(A: IN std\_logic\_vector(1 downto 0);

OE: IN std\_logic;

D: OUT std\_logic\_vector(7 downto 0)); END;

## **ROM: 4 byte Read Only Memory**

```
ARCHITECTURE rom 4x8 arch OF rom 4x8 IS
 COMPONENT TriStateBufferN
 GENERIC(n: INTEGER := 1);
         x: IN std logic vector(n-1 downto 0;
 PORT (
           y: OUT std logic vector(n-1 downto 0);
            oe: IN std_logic);
 END COMPONENT;
SIGNAL ROMout: std logic vector(7 downto 0);
BEGIN
 BufferOut: TriStateBufferN GENERIC MAP(8)
                      PORT MAP(ROMout, D, OE);
 WITH A SELECT
      ROMout <= "01000001" WHEN "00",
                 "11111011" WHEN "01",
                 "00000110" WHEN "10",
                  "0000000" WHEN "11";
END;
```

c

## Review: 2-to-1 & Datapath Multiplexor



```
WITH s SELECT
Y <= a WHEN '0',
b WHEN OTHERS;
```

```
WITH s SELECT
Y <= a WHEN '0',
b WHEN OTHERS;
```

Where is the difference?

## **Generic 2-to-1 Datapath Multiplexor Entity**

```
LIBRARY IEEE;
USE IEEE.std logic 1164.all;
ENTITY Generic Mux IS
      GENERIC (n: INTEGER);
      PORT (Y:
                        std logic vector(n-1 downto 0);
                  OUT
                        std logic vector(n-1 downto 0);
                  IN
            a:
                        std logic vector(n-1 downto 0);
               IN
            b:
                        std logic vector(0 downto 0)
            S:
                  IN
END ENTITY;
```

### Generic 2-to-1 Datapath Multiplexor Architecture



ARCHITECTURE Generic Mux arch OF Generic Mux IS **BEGIN** 

WITH S SELECT **Y** <= a WHEN "1", **b** WHEN OTHERS; **END ARCHITECTURE**;

CONFIGURATION Generic Mux cfg OF Generic Mux IS FOR Generic Mux arch **END FOR; END CONFIGURATION;** 

**Configurations are** required for simulation

## VHDL Component, Entity, and Architecture



## **Summary of VHDL Components**

```
Component Declaration
                                      [Optional] { repeat }
COMPONENT component_entity_name
 [GENERIC ( { identifier: type [:= initial value ]; } ) ]
 [ PORT ( { identifier: mode type; } ) ]
END;
                                  Add; only if another identifier
Component Instance
identifier: component entity name
  [ GENERIC MAP ( identifier { ,identifier } ) ]
 [ PORT MAP ( identifier { ,identifier } ) ]
mode := IN | OUT | INOUT
```

type := std\_logic | std\_logic\_vector(n downto 0) | bit

## **Assignment #4**



a) Write an N-bit ALU (default N=8) using the vhdl code of assignment #3 and then run (N=8) using vhdlan and vhdlsim assigns. The initial carry-in is set to zero and the final carry out is not needed. The N-bit ALU should only have x(n), y(n), s(n) and f. For multiple bits (i.e. std\_logic\_vector) use:

assign "00101111" Y

#binary

or

assign X"2f" Y

#hex notation

Write a one useful test case for each function. Make sure it gives the correct results (i.e. please debug your ALU)! Hand in the source files and session using the Unix script command.

b) Write an 8-bit ALU test bench in VHDL and hand in the source files and session using the Unix script command.