### **UCS704 EMBEDDED SYSTEMS DESIGN**

End-Semester Evaluation

Submitted by: Name: Manu Agarwal

Roll no: 102103318

### **BE Final Year, COE Group: COE11**

Submitted to Dr. Anju Bala



Experiment 1 (Truth Table and Logic Gates)

### To study and verify the truth table of various logic gates (NOT, AND, OR, NAND, NOR, EX-OR, & EX-NOR).

// using a module for my\_and
module my\_and(input a, input b, output And, output Or, output Not, output Nand, output Nor, output Exor, output Exor, output Exor);
assign And = a&b; assign Or = a|b; assign Not = ~a; assign Nand = ~And; assign Nor = ~Or; assign Exor = (a^b); assign Exnor = ~Exor; endmodule
module test; reg a,b;
wire And, Or, Not, Nand, Nor, Exor, Exnor; my\_and
a1(.a(a), b(b), And(And), Or(Or), Not(Not), Nand(Nand), Nor(Nor), Exor(Exor), Exnor(Exno r));
initial begin
\$dumpfile("Experiment1.ved");
\$dumpprars(0.test);

\$display("A B And Or Not Nand Nor Exor Exnor");

\$monitor("%b %b %b %b %b %b %b %b %b %b ",a,b,And,Or,Not,Nand,Nor,Exor,Exnor);

a = 1·

b = 0; #10

```
#10

a = 1;

b = 0;

#10

a = 0;

b = 1;

#10

a = 0;

b = 0;

#10

Sfinish; end endmodule
```

### **Experiment 2 (Half Adder)**

### To design and verify a half adder using $S=(x+y)(x^2+y^2) C=xy$

```
// half_adder using builtin gates
module test; reg a,b;
wire sum, carry; xor x1(sum,a,b); and a1(carry,a,b);
initial begin
$dumpfile("Experiment2.ved");
$dumpvars(0,test);
$monitor("a = %b, b = %b, sum = %b, carry = %b",a,b,sum,carry); a = 1;
b = 1;
#10
a = 1;
```

```
$finish; end endmodule
// half adder using directly equations
module \ half\_adder(input \ a, \ input \ b, \ output \ sum, \ output \ carry); \ assign \ sum = a^b;
assign carry = a&b; endmodule
module test; reg a,b;
wire sum, carry:
half_adder h(.a(a),.b(b),.sum(sum),.carry(carry));
$dumpfile("Experiment2.vcd");
$dumpvars(0,test);
$monitor("a = %b, b = %b, sum = %b, carry = %b",a,b,sum,carry); #10
a = 1;
#10
a = 1;
b = 0:
#10
b = 1;
#10
a = 0;
b = 0;
$finish; end endmodule
(base) PS D:\iverilog\bin> iverilog Experiment2.v
(base) PS D:\iverilog\bin> vvp a.out
VCD info: dumpfile Experiment2.vcd opened for output.
a = 1, b = 1, sum = 0, carry = 1
a = 1, b = 0, sum = 1, carry = 0
            b = 1, sum = 1, carry = 0
b = 0, sum = 0, carry = 0
Experiment 3 (Full Adder)
To design and verify a full adder using S = x'y'z+x'yz'+xy'z'+xyz C=xy+xz+yz
// full_adder using half adder
module \ half\_adder(input \ a,input \ b,output \ sum,output \ carry); \ assign \ sum = a^b;
assign carry = a&b; endmodule
module test; reg a,b,c;
wire sum, carry,e1,e2,e3; half_adder h1(a,b,e1,e2); half_adder h2(e1,c,sum,e3); or o1(carry,e2,e3);
$dumpfile("Experiment3.vcd");
$dumpvars(0,test);
\$monitor("a=\%b,\,b=\%b,\,c=\%b,\,sum=\%b,\,carry=\%b",a,b,c,sum,carry);\,a=1;
b = 1;
c = 1;
#10
a = 1;
b = 1:
c = 0:
#10
b = 0;
c = 1:
#10
a = 1;
c = 0;
#10
a = 0;
```

a = 0; b = 1; #10 a = 0; b = 0;

b = 1;

```
#10
a = 0;
b = 0;
c = 0;
$finish; end endmodule
// full_adder using gates directly
module test; reg a,b,c;
wire e1,e2,e3,e4,e5; wire sum, carry; xor x1(e1,a,b);
xor x2(sum,e1,c);
and a1(e2,a,b);
and a2(e3,a,c);
and a3(e4,b,c);
or o1(e5,e3,e4); or o2(carry,e5,e2);
initial begin
$dumpfile("Experiment3.vcd");
$dumpvars(0,test);
\$monitor("a=\%b,\,b=\%b,\,c=\%b,\,sum=\%b,\,carry=\%b",a,b,c,sum,carry);\,a=1;
b = 1;
c = 1;
#10
a = 1;
b = 1:
c = 0;
#10
a = 1;
b = 0;
c = 1;
#10
a = 1;
b = 0;
c = 0;
#10
a = 0;
b = 1;
c = 1;
#10
a = 0;
b = 1;
c = 0;
#10
a = 0;
b = 0;
c = 1;
#10
a = 0;
b = 0;
c = 0;
$finish; end endmodule
// full_adder using directly equations
module \ full\_adder(input \ a, \ input \ b, \ input \ c, \ output \ sum, \ output \ carry); \ assign \ sum = (a^b)^cc;
```

c = 1;#10 a = 0; b = 1; c = 0;#10 a = 0; b = 0;c = 1;

assign carry = a&b | a&c | b&c; endmodule

module test; reg a,b,c;

```
full\_adder\ h(.a(a),.b(b),.c(c),.sum(sum),.carry(carry));
$dumpfile("Experiment3.vcd");
$dumpvars(0,test);
\$monitor("a = \%b, \ b = \%b, \ c = \%b, \ sum = \%b, \ carry = \%b", a,b,c, sum, carry); \ a = 1;
c = 1;
#10
a = 1;
b = 1;
c = 0;
#10
a = 1;
b = 0;
c = 1:
#10
a = 1;
b = 0;
c = 0;
#10
a = 0;
b = 1;
#10
a=0;
b = 1;
c = 0;
#10
a = 0;
b = 0;
c = 1;
#10
b = 0;
c = 0;
$finish; end endmodule
```

wire sum, carry;

# VCD info: dumpfile Experiment3.vcd opened for output. a = 1, b = 1, c = 1, sum = 1, carry = 1 a = 1, b = 1, c = 0, sum = 0, carry = 1 a = 1, b = 0, c = 1, sum = 0, carry = 1 a = 1, b = 0, c = 0, sum = 1, carry = 0 a = 0, b = 1, c = 1, sum = 0, carry = 1 a = 0, b = 1, c = 0, sum = 1, carry = 0 a = 0, b = 0, c = 1, sum = 1, carry = 0 a = 0, b = 0, c = 0, sum = 1, carry = 0 a = 0, b = 0, c = 0, sum = 0, carry = 0

(base) PS D:\iverilog\bin> iverilog Experiment3.v
(base) PS D:\iverilog\bin> vvp a.out

# Experiment 4 (Half Subtractor)

### To design and verify a half subtractor using D = x'y + xy' B = x'y

```
// full_subtractor using two half subtractor

module half_subtractor(input a, input b, output diff, output borrow); assign diff= (a^b);
assign borrow = -a&b; endmodule

// while using half_subtractor or half_adder for full_adder and sub_tractor always use carry and //borrow as two instance and then take or of these.

module test; reg a,b,c;

wire diff_borrow,e1,e2,e3,e4; half_subtractor h1(a,b,e1,e2); half_subtractor h2(e1,c,diff,e3); or o1(borrow,e3,e2);
initial begin

$dumpfile("Experiment4.ved");
$dumpvars(0,test);

$monitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1;

b = 1;

c = 1;

#10

a = 1;
```

| b = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| c = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| #10                                                                                                                                                                                                                                                                                                                                                                                                       |
| a = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| b = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                           |
| c = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| #10                                                                                                                                                                                                                                                                                                                                                                                                       |
| a = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| b = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| c = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| #10                                                                                                                                                                                                                                                                                                                                                                                                       |
| a = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                           |
| b = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| c = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| #10                                                                                                                                                                                                                                                                                                                                                                                                       |
| a = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| b = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| c = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| #10                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                           |
| a = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| b = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| c = 1;                                                                                                                                                                                                                                                                                                                                                                                                    |
| #10                                                                                                                                                                                                                                                                                                                                                                                                       |
| a = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| b = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| c = 0;                                                                                                                                                                                                                                                                                                                                                                                                    |
| Sfinish; end endmodule                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                           |
| // full_subtractor using directly equations                                                                                                                                                                                                                                                                                                                                                               |
| $module \ full\_subtractor(input \ a, \ input \ b, \ input \ c, \ output \ diff, \ output \ borrow); \ assign \ diff = (a^b)^c c;$                                                                                                                                                                                                                                                                        |
| assign borrow = $c\&(\sim(a^b))$   $\sim a\&b$ ; endmodule                                                                                                                                                                                                                                                                                                                                                |
| module test; reg a,b,c;                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                           |
| wire diff,borrow;                                                                                                                                                                                                                                                                                                                                                                                         |
| CH 1, (11/()1/10) () POY POY 1 (1 )                                                                                                                                                                                                                                                                                                                                                                       |
| full_subtractor h1(.a(a),.b(b),.c(c),.diff(diff),.borrow(borrow));                                                                                                                                                                                                                                                                                                                                        |
| full_subtractor h1(.a(a),.b(b),.c(c),.diff(diff),.borrow(borrow)); initial begin                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                           |
| initial begin                                                                                                                                                                                                                                                                                                                                                                                             |
| initial begin  \$dumpfile("Experiment4.ved");                                                                                                                                                                                                                                                                                                                                                             |
| initial begin  \$dumpfile("Experiment4.ved");  \$dumpvars(0,test);                                                                                                                                                                                                                                                                                                                                        |
| $\label{eq:continuity} $$ \begin{array}{l} \text{Sdumpfile}(\text{"Experiment4.vcd"}); \\ \text{Sdumpvars}(0,\text{test}); \\ \text{Smonitor}(\text{"a} = \%b, \ b = \%b, \ c = \%b, \ diff= \%b, \ borrow = \%b", a,b,c,diff,borrow); \ a = 1; \\ b = 1; \\ \end{array}$                                                                                                                                 |
| initial begin $Sdumpfile("Experiment4.vcd");$ $Sdumpvars(0,test);$ $Smonitor("a = \%b, b = \%b, c = \%b, diff = \%b, borrow = \%b", a,b,c,diff,borrow); a = 1;$ $b = 1;$ $c = 1;$                                                                                                                                                                                                                         |
| initial begin  \$dumpfile("Experiment4.ved"); \$dumpvars(0,test);  \$monitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10                                                                                                                                                                                                                                |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff= %b, borrow = %b",a,b,c,diff,borrow); a = 1;  b = 1;  c = 1;  #10  a = 1;                                                                                                                                                                                                                        |
| initial begin  \$dumpfile("Experiment4.ved"); \$dumpvars(0,test);  \$monitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10                                                                                                                                                                                                                                |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff= %b, borrow = %b",a,b,c,diff,borrow); a = 1;  b = 1;  c = 1;  #10  a = 1;                                                                                                                                                                                                                        |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1;  b = 1;  c = 1;  #10  a = 1;  b = 1;                                                                                                                                                                                                               |
| initial begin $ Sdumpfile("Experiment4.ved"); \\ Sdumpvars(0,test); \\ Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; \\ b = 1; \\ c = 1; \\ \#10 \\ a = 1; \\ b = 1; \\ c = 0; $                                                                                                                                                                                   |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10                                                                                                                                                                                                         |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0;                                                                                                                                                                                           |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 0;                                                                                                                                                                                    |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1;  b = 1;  c = 1;  #10  a = 1;  b = 1;  c = 0;  #10  a = 1;  b = 0;  c = 1;  #10                                                                                                                                                                     |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1;                                                                                                                                                                         |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1;  b = 1;  c = 1;  #10  a = 1;  b = 1;  c = 0;  #10  a = 1;  b = 0;  c = 1;  #10                                                                                                                                                                     |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1;                                                                                                                                                                         |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff;borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0;                                                                                                                                                                  |
| initial begin  Sdumpfile("Experiment4.vcd");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1;                                                                                                                                                           |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1;  b = 1;  c = 1;  #10  a = 1;  b = 1;  c = 0;  #10  a = 1;  b = 0;  c = 1;  #10  a = 1;  b = 0;  c = 0;  #10                                                                                                                                        |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #110 a = 1; b = 0; c = 0; #110 a = 1;                                                                                                                                              |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #11 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #10 a = 1;                                                                                              |
| initial begin  Sdumpflis("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff;borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #10 a = 1; b = 0; c = 0; #10 a = 1; b = 0; c = 0; #10 a = 1; b = 0; c = 0; #10 |
| initial begin  Sdumpflis("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #110 a = 0; b = 1; c = 0; #110 a = 0; b = 1; c = 0;                            |
| initial begin  Sdumpflis("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff;borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #10 a = 1; b = 0; c = 0; #10 a = 1; b = 0; c = 0; #10 a = 1; b = 0; c = 0; #10 |
| initial begin  Sdumpflis("Experiment4.ved");  Sdumpvars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 0; #110 a = 0; b = 1; c = 0; #110 a = 0; b = 1; c = 0;                            |
| initial begin  Schumpfile("Experiment4.ved");  Schumprars(O,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 0; b = 0; c = 0; #110 a = 0; b = 0; c = 0; #110 a = 0; b = 0; c = 0; #110 a = 0; b = 1; c = 0;                                                  |
| initial begin  Schumpfile("Experiment4.ved");  Schumpvars(O,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 0; b = 1; c = 0; #110 a = 0; b = 1; c = 0; #110 a = 0; b = 1; c = 0;                                                                            |
| initial begin  Sdumpfile("Experiment4.ved");  Sdumprars(0,test);  Smonitor("a = %b, b = %b, c = %b, diff = %b, borrow = %b",a,b,c,diff,borrow); a = 1; b = 1; c = 1; #10 a = 1; b = 1; c = 0; #110 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 1; b = 0; c = 1; #10 a = 0; b = 1; c = 0; #10 a = 0; b = 1; c = 0; #10                                                                           |

```
b = 0;
c = 0;
$finish; end endmodule
// half subtractor using directly equations
module \ half\_subtractor(input \ a, \ input \ b, \ output \ diff, \ output \ borrow); \ assign \ diff = a^b;
assign borrow = ~a&b; endmodule
module test; reg a.b;
wire diff.borrow:
half_subtractor h1(.a(a),.b(b),.diff(diff),.borrow(borrow));
$dumpfile("Experiment4.vcd");
$dumpvars(0,test);
monitor("a = \%b, b = \%b, diff = \%b, borrow = \%b", a,b, diff, borrow); a = 1
b = 1;
b = 0;
#10
a = 0:
#10
a = 0
b = 0:
$finish: end endmodule
 (base) PS D:\iverilog\bin> iverilog
(base) PS D:\iverilog\bin> vvp a.out
                                       D:\iverilog\bin> iverilog Experiment4.v
VCD info: dumpfile Experiment3.vcd opened for output.

a = 1, b = 1, diff = 0, borrow = 0

a = 1, b = 0, diff = 1, borrow = 0

a = 0, b = 1, diff = 1, borrow = 1
                                                                                           borrow
Experiment 5 (Number Converter)
Design a BCD to Excess 3 code converter using combinational circuits.
module BCD_Excess(input a, input b, input c, input d, output o1, output o2, output o3, output o4);
assign o1 = a \mid (b\&d) \mid (c\&b):
assign o2 = (\sim b\&d) \mid (\sim b\&c) \mid (\sim c\&b)\&(\sim d); assign o3 = (\sim c\&(\sim d)) \mid (c\&d);
assign o4 = (\sim c\&(\sim d)) \mid (\sim d\&c); endmodule
module test; reg a,b,c,d;
wire o1,o2,o3,o4;
BCD_Excess b1(a,b,c,d,o1,o2,o3,o4); initial begin
$dumpfile("Experiment5.vcd");
$dumpvars(0,test);
$display("A B C D | O1 O2 O3 O4");
\$monitor("\%b~\%b~\%b~\%b~\%b~\%b~\%b~\%b~\%b~\%b~,a,b,c,d,o1,o2,o3,o4);~a=0;b=0;c=0;~d=0;\#10;
a = 0; b = 0; c = 0; d = 1; \#10; a = 0; b = 0; c = 1; d = 0; \#10; a = 0; b = 0; c = 1; d = 1; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 1; \#10; a = 0; b = 1; c = 1; d = 0; \#10; a = 0; b = 1; c = 1; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 1; c = 0; d = 0; \#10; a = 0; b = 0; d = 0; \#10; a = 0; b = 0; d = 0; \#10; a = 0; b = 0; d = 0; \#10; a = 0; b = 0; d = 0; \#10; a = 0; b = 0; d = 0; \#10; a = 0; b = 0; d = 0; \#10; a = 0; d = 0
= 0; d = 1; #10;
(base) PS D:\iverilog\bin> iverilog Experiment5.v
(base) PS D:\iverilog\bin> vvp a.out
VCD info: dumpfile Experiment5.vcd opened for output
A B C D | 01 02 03 04
A B C D
0 0 0 0
0 0 1 0
0 0 1 1
0 1 0 0
                                       1 0 0 0
 0
        1 1 0
                                       1 0 0
```

\$finish; end endmodule

**Experiment 6 (Multiplexer)** 

1

0

0

0 1

#10

### To design and implement a 4:1 multiplexer

```
$monitor("%b %b %b %b %b %b | %b ",a,b,c,d,s1,s0,o);
a = 1; \\ b = 0; \\ c = 0; \\ d = 0; \\ s = 0; \\ c = 0; \\ d = 0; \\ s = 0; \\ b = 1; \\ c = 0; \\ d = 0; \\ s = 0; \\ s
      =0, s0=1, \#10; a=0, b=1; c=1; d=0; s1=1; s0=0, \#10; a=0, b=1; c=1; d=1; s1=1; s0=1; \#10; a=1; b=1; c=1; d=1; s1=1; s0=1; \#10; a=1; b=0; c=0; d=0; s1=0; s0=0; \#10; a=1; b=0; c=0; d=1; s1=0; s0=1; \#10; a=1; b=0; c=0; d=1; s1=0; s0=1; \#10; a=1; b=0; c=0; d=1; s1=0; s0=1; \#10; a=1; b=0; c=0; d=0; s1=0; s0=0; \#10; a=1; b=0; c=0; d=0; s1=0; s0=0; d=0; s1=0; s
  (base) PS D:\iverilog\bin> iverilog Experiment6.v (base) PS D:\iverilog\bin> vvp a.out VCD info: dumpfile Experiment6.vcd opened for output.
VCD info: dumpfile
A B C D S1 S0 | 0
1 0 0 0 0 0 | 1
0 1 0 0 0 1 | 1
0 0 1 0 1 0 | 1
0 1 0 0 0 0 | 6
0 1 0 1 0 1 | 1
0 1 1 0 1 0 | 1
1 0 0 0 0 0 | 1
1 0 0 0 0 0 | 1
1 0 0 0 0 0 | 1
                                                                                                                                                                                                                            0
                                                                                                                                                                                                                            1
                                                                                                                                                                                                                            1
                                                                                                                                                                                                                            1
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     Sfinish: end endmodule
Experiment 7 (Demultiplexer)
  To design and implement a 1:4 demultiplexer.
// demultiplexer
module demultiplexer(output a, output b, output c, output d, input s0, input s1, input o,input e);
assign\ a = (\sim s0 \& \sim s1 \& o\& e);\ assign\ b = (s0 \& \sim s1 \& o\& e);\ assign\ c = (\sim s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& s1 \& o\& e);\ assign\ d = (s0 \& o\& e);\ assign\ 
// e is enable and o is input module test;
```

module mutliplexer(input a, input b, input c, input d, input s0, input s1, output o); assign o = (~s0&~s1&a) | (s0&~s1&b) | (~s0&s1&c) | (s0&s1&d);

# sl = 1; s0 = 1; #10; Sfinish; end endmodule (base) PS D:\iverilog\bin> iverilog Experiment7.v (base) PS D:\iverilog\bin> vvp a.out VCD info: dumpfile Experiment7.vcd opened for output. E S1 S0 | A B C D 1 0 0 | 1 0 0 0 1 0 1 | 0 1 0 0 1 1 0 | 0 0 1 0 1 1 1 | 0 0 0 1 (base) PS D:\iverilog\bin>

### **Experiment 8 (Decoder)**

### To design and verify a 2:4 decoder.

```
module decoder(input a, input b, input c, input d, output s0, output s1); assign s0 = b|d;
```

```
assign s1 = c|d; endmodule
```

module test; reg a,b,c,d; wire s0,s1;

..., ...,

decoder d1(a,b,c,d,s0,s1);

initial begin

// encoder

// 4:1 mutliplexer

initial begin

wire a,b,c,d; reg s0,s1,o,e;

initial begin

demultiplexer d1(a,b,c,d,s0,s1,o,e);

\$dumpfile("Experiment7.vcd"); \$dumpvars(0,test);

\$display("E S1 S0 | A B C D ");

s1 = 0; s0 = 0; #10; s1 = 0; s0 = 1; #10; s1 = 1; s0 = 0; #10:

\$monitor("%b %b %b | %b %b %b %b ",e,s1,s0,a,b,c,d); o = 1;

reg a,b,c,d,s0,s1,e; wire o; mutliplexer m1(a,b,c,d,s0,s1,o);

\$dumpfile("Experiment6.vcd"); \$dumpvars(0,test); \$display("A B C D S1 S0 | O");

\$dumpfile("Experiment8.vcd"); \$dumpvars(0,test);

\$display("A B C D | S0 S1");

spay( ABC D | 30 31 ),

 $\$monitor("\%b \%b \%b \%b \%b \%b \%b \%a,b,c,d,s0,s1); \ a=1;b=0;c=0; \ d=0; \#10;$ 

a = 0; b = 1; c = 0; d = 0; #10; a = 0; b = 0; c = 1; d = 0; #10; a = 0; b = 0; c = 0; d = 1; #10;

```
$finish; end endmodule
  (base) PS D:\iverilog\bin> iverilog Experiment8.v
(base) PS D:\lverilog\bin> iverilog Experiment8.v
(base) PS D:\iverilog\bin> vvp a.out
VCD info: dumpfile Experiment8.vcd opened for output.
A B C D | S0 S1
1 0 0 0 | 0 0
0 1 0 0 | 1 0
0 0 1 0 | 1 1
0 0 0 1 | 1 1
(base) PS D:\iverilog\bin>
```

```
Experiment 9 (Encoder)
To design and implement a 4:2 encoder.
// decoder
module encoder(output a, output b, output c, output d, input s0, input s1); assign a = (\sim s0 \& \sim s1);
assign b = (s0\&\sim s1); assign c = (\sim s0\&s1); assign d = (s0\&s1); endmodule
module test; wire a,b,c,d; reg s0,s1,o;
encoder d1(a,b,c,d,s0,s1);
initial begin
$dumpfile("Experiment7.vcd");
$dumpvars(0,test);
$display("S1 S0 | A B C D ");
\label{eq:monitor} $\text{monitor("\%b \%b \%b \%b \%b \%b ",s1,s0,a,b,c,d); o = 1;}
s1 = 0; s0 = 0; #10;
s1 = 0: s0 = 1: #10:
s1 = 1; s0 = 0; #10;
s1 = 1; s0 = 1; #10;
$finish; end endmodule
(base) PS D:\iverilog\bin> iverilog Experiment9.v
(base) PS D:\iverilog\bin> vvp a.out
VCD info: dumpfile Experiment7.vcd opened for output.
S1 S0 | A B C D
0 0 | 1 0 0 0
0 1 | 0 1 0 0
1 0 | 0 0 1 0
                   0 0 0
              PS D:\iverilog\bin>
Experiment 10 (Flip-Flops )
To design and verify the operation of D flip-flops using logic gates.
module d flip flop (
input D, // Data input
input CLK, // Clock input
```

## output reg Q, // Output output Qn // Complemented output assign Qn = ~Q; // Complementary output always @(posedge CLK) begin $Q \mathrel{<=} D; /\!/ \text{ Transfer } D \text{ to } Q \text{ on clock's rising edge}$ end endmodule module d flip flop tb: reg D; // Data input reg CLK; // Clock input wire Q, Qn; // Outputs // Instantiate the D Flip-Flop d\_flip\_flop uut ( .D(D), .CLK(CLK), .Q(Q), .Qn(Qn) // Clock generation initial begin

CLK = 0;

end // Test sequence

forever #5 CLK = ~CLK; // Toggle clock every 5 time units

```
D = 0; #10;
D = 1; #10;
$finish;
endmodule
 PS C:\iverilog\bin> ./iverilog XA.v XB.v
 PS C:\iverilog\bin> ./vvp a.out
 Time
                 D
                          CLK
                                        Q
                                                  Qn
        0
                 0
                             0
                                         Χ
                                                    X
        5
                 0
                             1
                                         0
                                                    1
      10
                 1
                             0
                                         0
                                                    1
      15
                 1
                             1
                                         1
                                                    0
                 0
                             0
                                                    0
      20
                                         1
      25
                 0
                             1
                                         0
                                                    1
      30
                 1
                             0
                                         0
                                                    1
                             1
                                                    0
      35
                 1
                                         1
                                                    0
                             0
                                         1
                 1
 PS C:\iverilog\bin>
Experiment 11 (Flip-Flops )
To design and verify the operation of JK flip-flops using logic gates.
module jk_flip_flop (
input J, // J input
input K, // K input
input CLK, // Clock input
output reg Q, // Output
output Qn // Complemented output
assign Qn = \sim Q; // Complementary output
always @(posedge CLK) begin
if(J == 0 \&\& K == 0) begin
Q \le Q; // No change
end
else if (J == 0 && K == 1) begin
Q <= 0; // Reset
end
else if (J == 1 && K == 0) begin
Q <= 1; // Set
end
else if (J == 1 && K == 1) begin
Q \le \sim Q; // Toggle
end
end
endmodule
module jk_flip_flop_tb;
reg J; // J input
reg\,K; /\!/\,K \text{ input}
reg CLK; // Clock input
wire Q, Qn; // Outputs
// Instantiate the JK Flip-Flop
jk_flip_flop uut (
.J(J),
.K(K),
```

initial begin

D = 0; #10; D = 1; #10;

.CLK(CLK),

 $\label{eq:clk} $$ display("Time \mid D \mid CLK \mid Q \mid Qn"); $$$ 

 $monitor("\%4d \mid \%b \mid \%b \mid \%b", time, D, CLK, Q, Qn);$ 

```
// Clock generation
initial begin
CLK = 0;
forever #5 CLK = ~CLK; // Toggle clock every 5 time units
// Test sequence
initial begin
$display("Time | J | K | CLK | Q | Qn");
$monitor("%4d | %b | %b | %b | %b", $time, J, K, CLK, Q, Qn);
// Initialize inputs
J = 0; K = 0; #10;
J = 0; K = 1; #10;
J = 1: K = 0: #10:
J=1; K=1; #10;
J = 0; K = 0; #10;
J=1;\,K=1;\#10;
$finish;
end
endmodule
 PS C:\iverilog\bin> ./iverilog XIIA.v XIIB.v
 PS C:\iverilog\bin> ./vvp a.out
 Time
                                   CLK
                                                Q
                                                        Qn
                 J
                          K
        0
                 0
                          0
                                     0
                                                 X
                                                          Χ
        5
                 0
                          0
                                     1
                                                X
                                                          Χ
      10
                          1
                 0
                                     0
                                                 X
                                                          X
      15
                 0
                          1
                                     1
                                                0
                                                          1
      20
                 1
                          0
                                     0
                                                 0
                                                          1
                                     1
                                                 1
      25
                 1
                          0
                                                         0
                 1
                          1
                                                 1
      30
                                     0
                                                          0
                 1
                          1
                                     1
                                                0
                                                          1
      35
                 0
                                                          1
      40
                          0
                                     0
                                                 0
      45
                 0
                          0
                                     1
                                                0
                                                         1
                 1
                          1
                                     0
                                                          1
      50
                                                 0
      55
                 1
                          1
                                     1
                                                 1
                                                          0
                 1
                          1
                                     0
                                                 1
                                                          0
      60
 PS C:\iverilog\bin>
Experiment 12 (Counter)
To verify the operation of asynchronous counter.
module t_flip_flop (
input T, // Toggle input
input CLK, // Clock input
output reg Q // Output Q
always @(posedge CLK) begin
if (T)
Q \mathrel{<=} \sim \!\! Q; /\!/ \text{ Toggle output if } T \text{ is high}
end
endmodule
module async counter (
input CLK, // Clock input
```

.Q(Q), .Qn(Qn)

output [3:0] Q // 4-bit counter output

wire Q1, Q2, Q3;  $/\!/$  Intermediate flip-flop outputs  $/\!/$  Instantiate T flip-flops for each bit of the counter

 $\label{eq:continuity} $$t_{\text{flip}}$ flop T1 (.T(1), .CLK(CLK), .Q(Q[0])); $$//$ First flip-flop toggles on every clock $$t_{\text{flip}}$ flop T2 (.T(1), .CLK(Q[0]), .Q(Q1)); $$//$ Second flip-flop toggles on Q0 $$t_{\text{flip}}$ flop T3 (.T(1), .CLK(Q1), .Q(Q2)); $$//$ Third flip-flop toggles on Q1 $$t_{\text{flip}}$ flop T4 (.T(1), .CLK(Q2), .Q(Q3)); $$//$ Fourth flip-flop toggles on Q2 $$$ 

```
assign\ Q = \{Q3,Q2,Q1,Q[0]\}; /\!/\ Concatenate\ the\ outputs\ of\ the\ flip-flops\ to\ form\ the\ 4-bit\ counterdard of\ the\ flip-flops\ to\ form\ the\ 4-bit\ counterdard\ flip-flops\ to\ flip-flops\ to\ form\ the\ 4-bit\ counterdard\ flip-flops\ to\ flip-flop
endmodule
module async_counter_tb;
reg\ CLK; /\!/\ Clock\ input
wire [3:0] Q; // 4-bit counter output
// Instantiate the 4-bit asynchronous counter
async counter uut (
.CLK(CLK),
.Q(Q)
// Clock generation
initial begin
CLK = 0;
forever #5 CLK = \sim CLK; // Toggle clock every 5 time units
// Test sequence
initial begin
$display("Time | CLK | Q");
\label{eq:monitor} $\operatorname{smonitor}(\text{''}\%4d \mid \%b \mid \%b\text{''}, \$time, CLK, Q);
// Simulate for some time to observe the counter's behavior
#100;
$finish;
end
     PS C:\1Ver1Log\b1n> ./1Ver1Log Q12A.V Q12B.V
    PS C:\iverilog\bin> ./vvp a.out
                                                 CLK
    Time
                                                                                         Q
                        0
                                                         0
                                                                                          XXXX
                        5
                                                         1
                                                                                          XXXX
                  10
                                                         0
                                                                                          XXXX
                  15
                                                         1
                                                                                          XXXX
                  20
                                                         0
                                                                                          XXXX
                  25
                                                         1
                                                                                          XXXX
                  30
                                                         0
                                                                                          XXXX
                  35
                                                         1
                                                                                          XXXX
                  40
                                                         0
                                                                                         XXXX
                  45
                                                         1
                                                                                          XXXX
                  50
                                                         0
                                                                                          XXXX
                  55
                                                         1
                                                                                          XXXX
                  60
                                                         0
                                                                                          XXXX
                  65
                                                         1
                                                                                          XXXX
                  70
                                                         0
                                                                                          XXXX
                  75
                                                         1
                                                                                          XXXX
                  80
                                                         0
                                                                                          XXXX
                  85
                                                         1
                                                                                         XXXX
                  90
                                                         0
                                                                                          XXXX
                  95
                                                         1
                                                                                          XXXX
           100
                                                         0
                                                                                          XXXX
```

PS C:\iverilog\bin>