

# 1000 V SenseFET Integrated Power Switch

## FSL4110LR

#### **Description**

The FSL4110LR is an integrated pulse width modulation (PWM) controller and 1000 V avalanche rugged SenseFET specifically designed for high input voltage offline Switching Mode Power Supplies (SMPS) with minimal external components.  $V_{CC}$  can be supplied through integrated high–voltage power regulator without auxiliary bias winding.

The integrated PWM controller includes a fixed-frequency oscillator, Under-Voltage Lockout (UVLO), Leading-Edge Blanking (LEB), optimized gate driver, soft-start, temperature-compensated precise current sources for loop-compensation, and variable protection circuitry.

Compared with a discrete MOSFET and PWM controller solution, the FSL4110LR reduces total cost, component count, PCB size, and weight; while simultaneously increasing efficiency, productivity, and system reliability. This device provides a basic platform for cost–effective design of a flyback converter.

#### **Features**

- Built-in Avalanche Rugged 1000 V SenseFET
- Precise Fixed Operating Frequency: 50 kHz
- V<sub>CC</sub> can be Supplied from either Bias-winding or Self-biasing
- Soft Burst-Mode Operation Minimizing Audible Noise
- Random Frequency Fluctuation for Low EMI
- Pulse-by-Pulse Current Limit
- Various Protection Functions: Overload Protection (OLP),
   Over-Voltage Protection (OVP), Abnormal Over-Current Protection (AOCP), Internal Thermal Shutdown (TSD) with Hysteresis.
   Under-Voltage Lockout (UVLO) and Line Over-Voltage Protection (LOVP) with Hysteresis.
- Built-in Internal Startup and Soft-Start Circuit
- Fixed 1.6 s Restart Time for Safe Auto–Restart Mode of All Protections
- These are Pb–Free Devices

#### **Applications**

- SMPS for Electric Metering
- Auxiliary Power Supply for 3–Phase Input Industrial Systems



PDIP-7 (PDIP-8 LESS PIN 6) (7-DIP) CASE 626A



CASE 707AA

## MARKING DIAGRAM





Y = Logo

&Z = Assembly Plant Code &2 = 2-Digit Date Code

&K = 2-Digits Lot Run Traceability Code

L4110LR = Specific Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 13 of this data sheet.

#### TYPICAL APPLICATION CIRCUIT



#### NOTES:

- R<sub>STR</sub>: See the functional description <u>Startup and High-Voltage Regulator</u>.
   R<sub>DLY</sub>: See the functional description <u>Overload Protection (OLP)</u>.

Figure 1. Typical Application Circuit



Figure 2. Internal Block Diagram

#### **PIN CONFIGURATION**



Figure 3. Pin Configuration (Top View)

#### **PIN DEFINITIONS**

| Pin# | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | GND              | Ground. The SenseFET source terminal on primary side and the internal PWM control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2    | V <sub>CC</sub>  | Power Supply Voltage Input. This pin is the positive supply input, which provides the internal operating current for startup and steady–state operation. This voltage is supplied from internal high–voltage regulator via pin 5 (V <sub>STR</sub> ) during startup (see Figure 2). When the external bias voltage is higher than 10 V, internal high voltage regulator is disable. A ceramic capacitor need to be placed as close as possible between this pin and pin 1 (GND). Recommended distance is less than 3 mm. |
| 3    | FB               | Feedback. This pin is internally connected to the inverting input to the PWM comparator. This pin has a 100 $\mu$ A current source internally. The collector of an opto–coupler is typically tied to this pin. A capacitor should be placed between this pin and GND. A resitor should be connected between this pin and pin 2 ( $V_{CC}$ ) to generate delay current ( $I_{DELAY}$ ) for overload protection delay time. The resistance should not be exceed 5 M $\Omega$ in self–biasing.                              |
| 4    | V <sub>IN</sub>  | Line Over–Voltage Input. This pin is the input of divided line voltage. The voltage is devided by resistors. When this voltage is higher than 2 V, the FSL4110LR is not operationed. If this pin is not used, it should be connected to the ground.                                                                                                                                                                                                                                                                      |
| 5    | V <sub>STR</sub> | Startup. Connected to the rectified AC line voltage source. At startup, the internal switch supplies internal bias and charges an external storage capacitor placed between $V_{CC}$ pin and ground. Once $V_{CC}$ reaches 12 V, all internal blocks are activated. The internal high-voltage regulator turns on and off to maintain $V_{CC}$ at 10 V without auxiliary bias winding.                                                                                                                                    |
| 6, 7 | Drain            | Drain. Designed to connect directly to the primary lead of the transformer and capable of switching a maximum of 1000 V. Minimizing the length of the trace connecting these pins to the transformer decreases leakage inductance.                                                                                                                                                                                                                                                                                       |
| <    | HISC             | 1000 V. Within izing the length of the trace connecting these pins to the transformer decreases leakage inductance.                                                                                                                                                                                                                                                                                                                                                                                                      |

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter                                                | Parameter              |      |      | Unit |
|-----------------|----------------------------------------------------------|------------------------|------|------|------|
| $V_{STR}$       | V <sub>STR</sub> Pin Voltage                             |                        | -    | 700  | V    |
| V <sub>DS</sub> | Drain Pin Voltage                                        |                        | -    | 1000 | V    |
| V <sub>CC</sub> | V <sub>CC</sub> Pin Voltage                              |                        | -    | 27   | V    |
| V <sub>FB</sub> | Feedback Pin Voltage (Note 3)                            |                        | -0.3 | 12.0 | V    |
| V <sub>IN</sub> | V <sub>IN</sub> Pin Voltage (Note 3)                     |                        | -0.3 | 12.0 | V    |
| I <sub>DM</sub> | Drain Current Pulsed                                     |                        | -    | 4    | Α    |
| I <sub>DS</sub> | Continuous Switching Drain Current (Note 4)              | T <sub>C</sub> = 25°C  | -    | 1    | Α    |
|                 |                                                          | T <sub>C</sub> = 100°C | -    | 0.6  | Α    |
| E <sub>AS</sub> | Single Pulsed Avalanche Energy (Note 5)                  |                        | -    | 51   | mJ   |
| P <sub>D</sub>  | Total Power Dissipation (T <sub>C</sub> = 25°C) (Note 6) |                        | -    | 1.5  | W    |
| TJ              | Maximum Junction Temperature                             |                        | -    | 150  | °C   |
|                 | Operating Junction Temperature (Note 7)                  |                        | -40  | +125 | °C   |
| TSTG            | Storage Temperature                                      |                        | -55  | +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- V<sub>FB</sub> and V<sub>IN</sub> are clamped by internal clamping diode (11 V, I<sub>CLAMP\_MAX</sub> < 100 μA).</li>
   Repetitive peak switching current when the inductive load is assumed: Limited by maximum duty (D<sub>MAX</sub> = 0.73) and junction temperature (see Figure 4).

- (see Figure 4).
  5. I<sub>AS</sub> = 3.2 A, L = 10 mH, starting T<sub>J</sub> = 25°C.
  6. Infinite cooling condition *(refer to the SEMI G30–88)*.
  7. Although this parameter guarantees IC operation, it does not guarantee all electrical characteristics.



igure 4. Repetitive Peak Switching Current

### THERMAL IMPEDANCE

| Symbol        | Parameter                                      | Value | Unit |
|---------------|------------------------------------------------|-------|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance (Note 8) | 85    | °C/W |

<sup>8.</sup> JEDEC recommended environment, JESD51-2, and test board, JESD51-3, with minimum land pattern.

#### **ESD CAPABILITY**

| Symbol | Parameter                                     | Value | Unit |
|--------|-----------------------------------------------|-------|------|
| ESD    | Human Body Model, ANSI/ESDA/JEDEC JS-001-2012 | 5.0   | KV   |
|        | Charged Device Model, JESD22-C101             | 2.0   |      |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = -40°C to 125°C unless otherwise noted)

| Symbol               | Parameter                                        | Conditions                                      | Min  | Тур  | Max            | Unit |
|----------------------|--------------------------------------------------|-------------------------------------------------|------|------|----------------|------|
| SenseFET             | SECTION                                          |                                                 |      |      |                |      |
| BV <sub>DSS</sub>    | Drain-Source Breakdown Voltage (Note 9)          | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$   | 1000 | _    | -              | V    |
| I <sub>DSS</sub>     | Zero-Gate-Voltage Drain Current (Note 9)         | V <sub>DS</sub> = 1000 V, V <sub>GS</sub> = 0 V | _    | _    | 250            | μΑ   |
| R <sub>DS(ON)</sub>  | Drain-Source On-State Resistance (Note 9)        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.0 A  | -    | _    | 10             | Ω    |
| C <sub>ISS</sub>     | Input Capacitance (Note 9) (Note 10)             | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$  | -    | 367  | 477            | pF   |
| Coss                 | Output Capacitance (Note 9) (Note 10)            | f = 1 MHz                                       | _    | 37.5 | 48.8           | pF   |
| t <sub>d(on)</sub>   | Turn-On Delay Time (Note 9)                      | $V_{DD} = 500 \text{ V}, I_D = 1.0 \text{ A},$  | -    | 13.7 | -              | ns   |
| t <sub>r</sub>       | Rise Time (Note 9)                               | $V_{GS} = 10 \text{ V}, R_g = 25 \Omega$        | -    | 14   | -              | ns   |
| t <sub>d(off)</sub>  | Turn-Off Delay Time (Note 9)                     |                                                 | _    | 33   | -              | ns   |
| t <sub>f</sub>       | Fall Time (Note 9)                               |                                                 | -    | 45   | -              | ns   |
| CONTROL              | SECTION                                          |                                                 |      |      | - N            |      |
| f <sub>S</sub>       | Switching Frequency (Note 9)                     | V <sub>CC</sub> = 14 V, V <sub>FB</sub> = 4 V   | 46.5 | 50.0 | 53.5           | kHz  |
| f <sub>M</sub>       | Frequency Modulation (Note 10)                   |                                                 | 1    | ±1.5 | <del>)</del> - | kHz  |
| D <sub>MAX</sub>     | Maximum Duty Ratio                               | V <sub>CC</sub> = 14 V, V <sub>FB</sub> = 4 V   | 61   | 67   | 73             | %    |
| I <sub>FB</sub>      | Feedback Source Current (Note 9)                 | V <sub>FB</sub> = 0 V                           | 70   | 100  | 130            | μΑ   |
| V <sub>START</sub>   | UVLO Threshold Voltage                           | V <sub>FB</sub> = 0 V, V <sub>CC</sub> Sweep    | 11   | 12   | 13             | V    |
| V <sub>STOP</sub>    |                                                  | After Turn-on, V <sub>FB</sub> = 0 V            | 7    | 8    | 9              |      |
| t <sub>S/S</sub>     | Internal Soft–Start Time                         | V <sub>STR</sub> = 40 V, V <sub>CC</sub> Sweep  | 2 -1 | 20   | -              | ms   |
| BURST-MC             | DDE SECTION                                      | NDIR                                            | Mr   |      |                |      |
| V <sub>BURH</sub>    | Burst-Mode Voltage (Note 9)                      | V <sub>CC</sub> = 14 V, V <sub>FB</sub> Sweep   | 0.45 | 0.50 | 0.55           | V    |
| V <sub>BURL</sub>    |                                                  | MILLACIME                                       | 0.35 | 0.40 | 0.45           | V    |
| V <sub>HYS</sub>     | C                                                | C'R"                                            | _    | 100  | -              | mV   |
| PROTECTION           | ON SECTION                                       | 171.60                                          |      |      |                |      |
| I <sub>LIM</sub>     | Peak Drain Current Limit (Note 9)                | di/dt = 240 mA/μs                               | 0.45 | 0.52 | 0.59           | Α    |
| V <sub>OLP</sub>     | Overload Protection (Note 9)                     | V <sub>CC</sub> = 14 V, V <sub>FB</sub> Sweep   | 4.0  | 4.4  | 4.8            | V    |
| V <sub>AOCP</sub>    | Abnormal Over–Current Protection (Note 10)       |                                                 | -    | 1.0  | -              | V    |
| t <sub>LEB</sub>     | Leading-Edge Blanking Time (Note 10) (Note 11)   |                                                 | _    | 250  | -              | ns   |
| t <sub>CLD</sub>     | Current Limit Delay Time (Note 10)               |                                                 | _    | _    | 200            | ns   |
| V <sub>OVP</sub>     | Over-Voltage Protection                          | V <sub>CC</sub> Sweep                           | 23.0 | 24.5 | 26.0           | V    |
| V <sub>INH</sub>     | Line Over–Voltage Protection Threshold Voltage   | V <sub>CC</sub> = 14 V, V <sub>IN</sub> Sweep   | 1.9  | 2.0  | 2.1            | V    |
| V <sub>INHYS</sub>   | Line Over–Voltage Protection Hysteresis (Note 9) | V <sub>CC</sub> = 14 V, V <sub>IN</sub> Sweep   | _    | 100  | -              | mV   |
| t <sub>DELAY</sub>   | Overload Protection Delay                        |                                                 | _    | 100  | -              | ms   |
| t <sub>RESTART</sub> | Restart Time After Protection (Note 10)          |                                                 | _    | 1.6  | -              | S    |
| TSD                  | Thermal Shutdown Temperature (Note 10)           | Shutdown Temperature                            | 130  | 140  | 150            | °C   |
| T <sub>HYS</sub>     |                                                  | Hysteresis (FSL4110LRN)                         | -    | 60   | -              |      |
| T <sub>HYS</sub>     |                                                  | Hysteresis (FSL4110LRLX)                        | -    | 30   | -              |      |
|                      | TAGE REGULATOR SECTION                           |                                                 |      |      |                |      |
| V <sub>HVREG</sub>   | HV Regulator Voltage                             | V <sub>FB</sub> = 0 V, V <sub>STR</sub> = 40 V  | 9    | 10   | 11             | V    |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = -40°C to 125°C unless otherwise noted) (continued)

| Symbol             | Parameter                                                              | Conditions                                                                     | Min | Тур  | Max  | Unit |  |  |
|--------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------|------|------|--|--|
| TOTAL DE           | TOTAL DEVICE SECTION                                                   |                                                                                |     |      |      |      |  |  |
| I <sub>OP</sub>    | Operating Supply Current, (Control Part in Burst Mode) (Note 9)        | V <sub>CC</sub> = 14 V, V <sub>FB</sub> = 0 V                                  | _   | 0.40 | 0.50 | mA   |  |  |
| I <sub>OPS</sub>   | Operating Switching Current, (Control Part and SenseFET Part) (Note 9) | V <sub>CC</sub> = 14 V, V <sub>FB</sub> = 2 V                                  | _   | 1.00 | 1.35 | mA   |  |  |
| I <sub>START</sub> | Start Current (Note 9)                                                 | V <sub>CC</sub> = 11 V (Before V <sub>CC</sub><br>Reaches V <sub>START</sub> ) | -   | 160  | 240  | μΑ   |  |  |
| I <sub>CH</sub>    | Startup Charging Current (Note 9)                                      | $V_{CC} = V_{FB} = 0 \text{ V}, V_{STR} = 40 \text{ V}$                        | 1.5 | 2.0  | -    | mA   |  |  |
| $V_{STR}$          | Minimum V <sub>STR</sub> Supply Voltage                                | $C_{VCC}$ = 0.1 $\mu$ F, $V_{STR}$ Sweep                                       | _   | _    | 26   | V    |  |  |

COMMENDED FOR MEN DESIGN

OR COMMENDED FOR MATION

OR CONTRACTOR INFORMATION

THIS DEVICE PLEASENTATIVE FOR INFORMATION

REPRESENTATIVE FOR INFORMATION Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 9.  $T_J = 25^{\circ}C$ .

<sup>10.</sup> Although these parameters are guaranteed, they are not 100% tested in production.

<sup>11.</sup> t<sub>LEB</sub> includes gate turn-on time.

#### TYPICAL PERFORMANCE CHARACTERISTICS

(Characteristic graphs are normalized at T<sub>A</sub> = 25°C.)



Figure 5. Operating Supply Current ( $I_{OP}$ ) vs.  $T_A$ 



Figure 7. Startup Charging Current (I<sub>CH</sub>) vs. T<sub>A</sub>



Figure 9. Feedback Source Current (IFB) vs. TA



Figure 6. Operating Switching Current (IOPS) vs. TA



Figure 8. Peak Drain Current Limit (I<sub>LIM</sub>) vs. T<sub>A</sub>



Figure 10. HV Regulator Voltage (V<sub>HVREG</sub>) vs. T<sub>A</sub>

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

(Characteristic graphs are normalized at T<sub>A</sub> = 25°C.)



Figure 11. UVLO Threshold Voltage (V<sub>START</sub>) vs. T<sub>A</sub>



Figure 13. OLP Feedback Voltage (V<sub>OLP</sub>) vs. T<sub>A</sub>



Figure 15. Switching Frequency ( $f_S$ ) vs.  $T_A$ 



Figure 12. UVLO Threshold Voltage (V<sub>STOP</sub>) vs. T<sub>A</sub>



Figure 14. Over-Voltage Protection (V<sub>OVP</sub>) vs. T<sub>A</sub>



Figure 16. Maximum Duty Ratio (D<sub>MAX</sub>) vs. T<sub>A</sub>

#### **FUNCTIONAL DESCRIPTION**

#### Startup and High-Voltage Regulator

During startup, an internal high–voltage current source ( $I_{CH}$ ) of the high–voltage regulator ( $HV_{REG}$ ) supplies the internal bias current ( $I_{START}$ ) and charges the external capacitor ( $C_{VCC}$ ) connected to  $V_{CC}$  pin, as shown in Figure 17. This internal high–voltage current source is enabled until  $V_{CC}$  reaches  $V_{START}$  (12 V). During steady–state operation, this internal high–voltage regulator ( $HV_{REG}$ ) maintains the  $V_{CC}$  with 10 V and provides operating switching current ( $I_{OPS}$ ) for all internal circuits. Therefore, FSL4110LR needs no external bias circuit. The high–voltage regulator is disabled when  $V_{CC}$  supplied by the external bias is higher than 10 V. However in the case of self–biasing, power consumption is increased.



Figure 17. Startup and HV<sub>REG</sub> Block

The startup resistor (R<sub>STR</sub>) can be calculated by the following equation (1).

$$R_{STR} \le \frac{V_{DC\_MIN} - V_{START}}{I_{CH}}$$
 (eq. 1)

where,  $I_{OPS} < I_{CH} < 2$  mA,  $R_{STR} + R1 = R2 + R3$ 

#### **Feedback Control**

FSL4110LR employs current—mode control scheme. An opto—coupler (such as FOD817) and shunt regulator (such as KA431) in secondary—side are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across R<sub>SENSE</sub> resistor makes it possible to control the switching duty cycle. When the input voltage is increased or the output load is decreased, reference input voltage of shunt regulator is increased. If this voltage exceeds internal reference voltage of shunt regulator, opto—diode's current of the opto—coupler increases, pulling down the feedback voltage and reducing drain current.

#### Pulse-by-Pulse Current Limit

Because current—mode control is employed, the peak current flowing through the SenseFET is limited by the inverting input of PWM comparator, as shown in Figure 18. Assuming that 100  $\mu$ A current source (I<sub>FB</sub>) flows only through the internal resistors (3R + R = 24 k $\Omega$ ), the cathode voltage of diode D2 is about 2.4 V. Since D1 is blocked when feedback voltage (V<sub>FB</sub>) exceeds 2.4 V, the maximum voltage

of the cathode of D2 is clamped at this voltage. Therefore, the peak value of the current of the SenseFET is limited at:

$$\frac{2.4 \text{ V}}{\text{R}_{\text{SENSE}}} \times \text{Sense Ratio}$$
 (eq. 2)



Figure 18. Pulse Width Modulation Circuit

Leading Edge Blanking (LEB)

At the instant, the internal SenseFET is turned on, a high-current spike usually occurs through the SenseFET, caused by primary-side capacitance and secondary-side rectifier reverse recovery. Excessive voltage across the R<sub>SENSE</sub> resistor leads to incorrect feedback operation in the current-mode PWM control. To counter this effect, FSI\_4110LR employs a leading-edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for t<sub>LEB</sub> (250 ns) after the SenseFET is turned on.

#### **Protection Circuits**

The protective functions include Overload Protection OLP), Over-Voltage Protection (OVP), Under-Voltage Lockout (UVLO), Abnormal Over-Current Protection (AOCP), and Thermal Shutdown (TSD). All of the protections operate in auto-restart mode as shown in Figure 19. Since these protection circuits are fully integrated inside the IC without external components, reliability is improved without increasing cost and PCB space. If a fault condition occurs, switching is terminated and the SenseFET remains off. At the same time, internal protection timing control is activated to decrease power consumption and stress on passive and active components during auto-restart. When internal protection timing control is activated, V<sub>CC</sub> is regulated with 10 V through the internal high-voltage regulator while switching is terminated. This internal protection timing control continues until restart time (1.6 s) duration is finished. After counting to 1.6 s, the internal high-voltage regulator is disabled and V<sub>CC</sub> is decreased. When  $V_{CC}$  reaches the UVLO stop voltage,  $V_{STOP}$  (8 V), the protection is reset and the internal high-voltage current source charges the V<sub>CC</sub> capacitor via the high voltage startup pin (V<sub>STR</sub>) again. When V<sub>CC</sub> reaches the UVLO start voltage, V<sub>START</sub> (12 V), the FSL4110LR resumes normal operation. In this manner, auto-restart function can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated.



Figure 19. Auto-Restart Protection Waveforms

Overload Protection (OLP)

Overload is defined as the load current exceeding its normal level due to an unexpected abnormal event. In this situation, the protection circuit should trigger to protect the SMPS. However, even when the SMPS is in normal operation, the overload protection circuit can be triggered during load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Because of the pulse-by-pulse current-limit capability, the maximum peak current through the SenseFET is limited. If the output consumes more than this maximum power, the output voltage decreases below the set voltage. This reduces the current through the opto-diode, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (V<sub>FB</sub>). If V<sub>FB</sub> exceeds 2.4 V, internal diode D1 is blocked and the current (IDLY) by RDLY starts to charge CFB. If feedback voltage reaches 4.4 V, internal fixed delay time (t<sub>DELAY</sub>) starts counting. If feedback voltage maintains over 4.4 V after t<sub>DELAY</sub> (100 ms), the switching operation is terminated (see Figure 20). The internal OLP circuit is shown in Figure 21



Figure 20. OLP Waveforms



Figure 21. OLP Circuit

Recommended the  $R_{DLY}$  value is less than 5  $M\Omega$  in self-biasing. The delay time (t<sub>DLY</sub>) can be calculated by equation (3).

$$t_{DLY} = -R_{DLY} \times C_{FB} \times \ln \left( 1 - \frac{2}{V_{CC} - 2.4} \right)$$
 (eq. 3)

When,  $R_{DLY} = 3 \text{ M}\Omega$ ,  $C_{FB} = 68 \text{ nF}$ ,  $V_{CC} = 15$ t<sub>DLY</sub> = 35 ms

∴ Total delay time for OLP: 135 ms

Abnormal Over-Current Protection (AOCP)

When the secondary rectifier diodes or the transformer pins are shorted, a steep current with extremely high di/dt can flow through the SenseFET during the minimum turn-on time. Overload protection is not enough to protect the FSL4110LR in that abnormal case (see Figure 22); since severe current stress is imposed on the SenseFET until OLP is triggered. The internal AOCP circuit is shown in Figure 23. When the gate turn-on signal is applied to the power SenseFET, the AOCP block is enabled and monitors the current through the sensing-resistor. The voltage across the resistor is compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, the high signal is applied to input of the NOR gate, resulting in the shutdown of the SMPS.



Figure 22. AOCP Waveforms



Figure 23. AOCP Circuit

#### Over-Voltage Protection (OVP)

If the secondary-side feedback circuit malfunctions or a solder defect causes an opening in the feedback path, the current through the opto-coupler transistor becomes almost zero. Then V<sub>FB</sub> climbs in a similar manner to the overload situation, forcing the preset maximum drain current to flow until the overload protection is triggered. Because more energy than required is provided to the output, the output voltage may exceed the rated voltage before the overload protection is triggered, resulting in the breakdown of the devices in the secondary side. To prevent this situation, an OVP circuit is employed. In general, the V<sub>CC</sub> is proportional to the output voltage when the bias-winding is used and the FSL4110LR uses V<sub>CC</sub> instead of directly monitoring the output voltage. If V<sub>CC</sub> exceeds 24.5 V, an OVP circuit is triggered, resulting in the termination of the switching operation. To avoid undesired activation of OVP during normal operation, V<sub>CC</sub> should be designed to be below 24.5 V in the normal conditions. The internal OVP circuit is shown in Figure 24.



Figure 24. OVP Circuit

Thermal Shutdown (TSD)

The SenseFET and control IC integrated on the same package makes it easier to detect the temperature of the SenseFET. When the junction temperature exceeds 140°C, thermal shutdown is activated. The FSL4110LR is restarted when the temperature decreases by 60°C within t<sub>RESTART</sub> (1.6 s).

#### *Line Over–Voltage Protection (LOVP)*

If the line input voltage is increased to an undesirable level, high line input voltage creates high–voltage stress on the entire system. To protect the SMPS from this abnormal condition, LOVP is included. It is comprised of detecting  $V_{IN}$  voltage by using divided resistors. When voltage of  $V_{IN}$  voltage is higher than 2.0 V, this condition is recognized as an

abnormal error and PWM switching shuts down until voltage of  $V_{\rm IN}$  voltage decreases to around 1.9 V within  $t_{\rm RESTART}$  (see Figure 25). The internal LOVP circuit is shown in Figure 26.



Figure 25. LOVP Waveforms



Figure 26. LOVP Circuit

Equation (4) calculates the level of input over—voltage to RMS value.

$$R2 = \frac{V_{INH} \times R1}{V_{DC} - V_{INH}}$$
 (eq. 4)

The resistance of divided resistor can be adjusted as necessary. Small resistance can bring relatively large stand–by power consumption at light–load condition. To avoid this situation, a several  $M\Omega$  resistor is recommended. For stable operation, a several  $M\Omega$  resistor should accompany a capacitor  $(C_{VIN})$  with hundreds of pF capacitance between the  $V_{IN}$  pin and GND.

#### **Oscillator Block**

The oscillator frequency is set internally and the FSL4110LR has a random frequency fluctuation function as shown in Figure 27. Fluctuation of the switching frequency can reduce EMI by spreading the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. The range of frequency variation is fixed internally; however, its selection is randomly chosen by the combination of an external feedback voltage and an internal free–running oscillator. This randomly chosen switching frequency effectively spreads the EMI noise near switching frequency and allows the use of a cost–effective inductor instead of an AC input line filter to satisfy world–wide EMI requirements.



Figure 27. Frequency Fluctuation Waveforms

#### Soft-Start

The internal soft–start circuit slowly increases the SenseFET current after it starts. The typical soft–start time is 20 ms, as shown in Figure 28, where progressive increments of the SenseFET current are allowed during startup. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is gradually increased to smoothly establish the required output voltage. Soft–start also helps to prevent transformer saturation and reduces stress on the secondary diode.



Figure 28. Internal Soft-Start

#### **Burst Mode Operation**

To minimize power dissipation in standby mode, the FSL4110LR enters burst mode. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below V<sub>BURL</sub> (400 mV), as shown in Figure 29. At this point, switching stops and the output voltages start to drop at a rate dependent on standby current load. This causes the feedback voltage to rise. Once it passes VBURH (500 mV), switching resumes. Feedback voltage then falls and the process repeats. Burst Mode alternately enables and disables switching of the SenseFET, reducing switching loss in standby mode.

Additionally to reduce the audible noise soft-burst is implemented.



Figure 29. Burst Mode Operation

#### Line Compensation

All of switching devices have their own inherent propagation delays. This propagation delay will cause a current limit delay defined as t<sub>CLD</sub>. Because there is a current limit delay, t<sub>CLD</sub>, there is a difference in the current peak between low and high input voltage. The variance in the current peak is related to the difference between the input voltages, a wider gap in input voltage will result in a greater variance of the current peak.

In order to have a constant current peak regardless of the input voltage, line compensation is required. FSL4110LR has line compensation, so the real peak value of high input voltage is similar to that of low input voltage. t<sub>CLD</sub> effect could be neglected as showed Figure 30.



Figure 30. I<sub>LIMIT</sub> Waveforms (85 V<sub>AC</sub> vs. 460 V<sub>AC</sub>)

#### **ORDERING INFORMATION**

|             |                                                    | Operating               |                  |                              | Output Power Table (Note 12)           |                                        |                       |  |
|-------------|----------------------------------------------------|-------------------------|------------------|------------------------------|----------------------------------------|----------------------------------------|-----------------------|--|
| Part Number | Package                                            | Junction<br>Temperature | Current<br>Limit | R <sub>DS(ON)</sub><br>(Max) | <b>45~460 V<sub>AC</sub></b> (Note 13) | <b>85~460 V<sub>AC</sub></b> (Note 13) | Shipping <sup>†</sup> |  |
| FSL4110LRN  | PDIP-7 (PDIP-8 LESS PIN 6)<br>(7-DIP)<br>(Pb-Free) | -40°C~125°C             | 0.52 A           | 10 Ω                         | 4 W (Note 14)                          | 9 W (Note 14)                          | 3000 Units /<br>Tube  |  |
| FSL4110LRLX | PDIP7 MINUS PIN 6 GW<br>(7-LSOP)<br>(Pb-Free)      |                         |                  |                              |                                        |                                        | 1000 / Tape<br>& Reel |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>14.</sup> Bias winding condition.



<sup>12.</sup> The junction temperature can limit the maximum output power.

<sup>13.</sup> Maximum practical continuous power in an open-frame design at 50°C ambient temperatures.





#### PDIP-7 (PDIP-8 LESS PIN 6) CASE 626A ISSUE C

**DATE 22 APR 2015** 







**END VIEW** WITH I FADS CONSTRAINED NOTE 5



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

- DIMENSIONING AND IDLEHANDING PER ASME Y14.5M, 1994
   CONTROLLING DIMENSION: INCHES.
   DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.
   DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS, MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH.
  DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM
- PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- DIMENSION 8B IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
  DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.
- PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS).

|     | INCHES |       | MILLIM | ETERS |
|-----|--------|-------|--------|-------|
| DIM | MIN    | MAX   | MIN    | MAX   |
| Α   |        | 0.210 |        | 5.33  |
| A1  | 0.015  |       | 0.38   |       |
| A2  | 0.115  | 0.195 | 2.92   | 4.95  |
| b   | 0.014  | 0.022 | 0.35   | 0.56  |
| b2  | 0.060  | TYP   | 1.52   | TYP   |
| С   | 0.008  | 0.014 | 0.20   | 0.36  |
| D   | 0.355  | 0.400 | 9.02   | 10.16 |
| D1  | 0.005  |       | 0.13   |       |
| E   | 0.300  | 0.325 | 7.62   | 8.26  |
| E1  | 0.240  | 0.280 | 6.10   | 7.11  |
| е   | 0.100  | BSC   | 2.54   | BSC   |
| eВ  |        | 0.430 |        | 10.92 |
| L   | 0.115  | 0.150 | 2.92   | 3.81  |
| М   |        | 10°   |        | 10°   |

#### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11774D             | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |             |
|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PDIP-7 (PDIP-8 LESS PIN | 6)                                                                                                                                         | PAGE 1 OF 1 |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the values of the confined values and of the values of the confined values and of the values of the v special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.







| DOCUMENT NUMBER: | 98AON13755G          | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |             |  |
|------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | PDIP7 MINUS PIN 6 GW |                                                                                                                                            | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales