### **Lime Microsystems Limited**

Surrey Tech Centre Occam Road The Surrey Research Park Guildford GU2 7YG Surrey United Kingdom

Tel: +44 (0) 1483 685 063 Fax: +44 (0) 1428 656 662 e-mail: enquiries@limemicro.com



## **LimeSDR-PCIE**

- User Guide -

Chip version:
- Chip revision:
0
Document version:
1.0
Document revision:
01

Last modified: 2022/11/03 05:39:44 PM

## **Contents**

| 1. Introduction                |    |
|--------------------------------|----|
| 2. Xillybus core generation    |    |
| 2.1Signing Up                  |    |
| 2.2Creating new IP core        |    |
| 2.3Setting core parameters     |    |
| 3. Quartus project files       |    |
| 4. Board programming           | 10 |
| 4.1Obtaining programming files |    |
| 4.2Board programming procedure |    |
| 5. References                  | 13 |

## **Revision History**

#### Version 1.0r00

Started: 13 February, 2017 Finished: 14 February, 2017 Initial version.

#### Version 1.0r01

Started: 03 November, 2022 Finished: 03 November, 2022 Introduction updated.

## Introduction

Document consists of a chapters that describes steps to generate and download required files for LimeSDR-PCIE\_lms7\_trx project. Guidelines on how to compile, generate and program FPGA bitstream files are also provided.

In case when pre compiled bitstream file is used for board programming proceed straight to 4.2 Board programming procedure chapter.

Xillybus documentation [1], [2], [3], can be found in links provided in this document reference. PCIE Drivers can be downloaded from link [4].

Please note that the Xillybus IP core is used for evaluation purposes only. If you want to use it in your commercial project you have to contact Xillybus for purchasing the IP core.

Quartus prime version used with this guide: 15.1.2 Build 193 02/01/2016 SJ Lite Edition *Quartus Prime Lite Edition* software can be downloaded from link [5]

## Xillybus core generation

Xillybus core has to be generated before downloading. This chapter describes steps and parameters required to generate Xillybus PCIE core.

## 2.1 Signing Up

Xillybus requires to fill up free registration form in order to download generated core. Go to link <a href="http://xillybus.com/ipfactory/signup">http://xillybus.com/ipfactory/signup</a>, fill required fields (Figure 1) and confirm registration via received eMail.



Figure 1 Registration form

### 2.2 Creating new IP core

After successful registration, go to IP core Factory page <a href="http://xillybus.com/ipfactory/">http://xillybus.com/ipfactory/</a>, fill parameters as shown in Figure 2 and click *Create!*.



Figure 2 Create new IP core dialog

### 2.3 Setting core parameters

After new core creation in next dialog click *Edit* to change settings for each device files (Figure 3).



Figure 3 File editing

In *Edit* dialog (Figure 4) fill following parameters for corresponding file and click *Update!*. To enter all parameters *Autoset internals* has to be unchecked:

#### For xillybus read 32:

• Device file's name - read 32

Direction - Upstream (FPGA to host)
 Use - Data acquisition / playback

Data width - 32 bits
Expected bandwidth - 195

Autoset internals - uncheckedAsynchronous/synchronous - Asynchronous

Number of buffers - 256
 Size of each buffer - 16 kB



Figure 4 xillybus\_read\_32 file editing

Edit rest of the files with following parameters:

#### For xillybus write 32:

• Device file's name - write 32

Direction
 Use
 Downstream (host to FPGA)
 Data acquisition / playback

Data width - 32 bits
Expected bandwidth - 180

Autoset internals - uncheckedAsynchronous/synchronous - Asynchronous

Number of buffers - 256
 Size of each buffer - 16 kB
 DMA acceleration - None

#### For xillybus read 8:

• Device file's name - read 8

• Direction - Upstream (FPGA to host)

Use - General purpose

Data width - 8 bits
Expected bandwidth - 1

Autoset internals - unchecked

• Asynchronous/synchronous - Asynchronous

Number of buffers - 4
Size of each buffer - 4 kB

#### For xillybus write 8:

• Device file's name - write\_8

Direction - Downstream (host to FPGA)

• Use - General purpose

Data width - 8 bits
Expected bandwidth - 1

Autoset internals - uncheckedAsynchronous/synchronous - Asynchronous

Number of buffers - 4
 Size of each buffer - 4 kB
 DMA acceleration - None

#### For xillybus mem 8:

Device file's name - mem\_8Direction - Bidirectional

• Use - Address/data interface (5 address bits)

Upstream (FPGA to host)

Data width - 8 bitsExpected bandwidth - 0.1

Autoset internalsAsynchronous/synchronousSynchronous

Number of buffers
 Size of each buffer
 4kb

#### Downstream (host to FPGA)

Data widthExpected bandwidth- 8 bits- 0.1

Autoset internalsAsynchronous/synchronousSynchronous

Number of buffers
 Size of each buffer
 DMA acceleration
 None

After updating all files click *generate core* (Figure 5). Check core status and download it when available (Figure 6).

#### XILLYBUS. IP cores and design services



Figure 5 Core generation

#### XILLYBUS. IP cores and design services



Figure 6 Download status

## Quartus project files

This chapter describes steps to include Xillybus core to Quartus project.

### 3.1 Quartus files

Steps to include Xillybus core files into Quartus project.

- Extract downloaded .zip file "corebundle-myipcore\_demo.zip" (myipcore\_demo name that was entered during core generation).
- Place file xillybus.v to Quartus project directory limesdr-pcie\_xillybus\_core/
- Place file xillybus core.qxp to Quartus project directory limesdr-pcie xillybus core/
- Open Quartus LimeSDR-PCIE\_lms7\_trx project and select Project→ Add/Remove Files in Project.. and add files xillybus.v and xillybus\_core.qxp to Quartus project (Figure 7).
- Recompile project *Processing* → *Start Compilation*.



Figure 7 Adding files to Quartus project

## **Board programming**

This chapter describes steps to program LimeSDR-PCIe board. If you already have valid programming \*.jic file skip 4.1 Obtaining programming files and proceed to 4.2 Board programming procedure.

### 4.1 Obtaining programming files

After performing full project compilation  $Processing \rightarrow Start \ Compilation$  in Messages window (see Figure 8) should appear messages stating that programming files are created:



Figure 8 Project compilation message window

Programming files can be found in folder *output files* from project directory:

- \*.jic JTAG Indirect Configuration File can be used to program FPGA gateware to FLASH memory (if valid file is loaded FPGA boots from FLASH when board power is applied automatically).
- \*.sof SRAM Object File can be used to program FPGA (has to be programmed every time after board power is applied)
- \*.rbf Raw Binary File can be used to program FPGA gateware into FLASH memory through LimeSuiteGUI (valid gateware has to be already running, see 4.2 Board programming)

#### 4.2 Board programming procedure

For the first time use board has to be programmed using JTAG header J11. This procedure requires two computers (LimeSDR-PCIe board inserted into PCIe slot on computer #1 and Quartus Prime software running on computer #2).

- Insert LimeSDR-PCIe board into computer #1. Make sure that computer is turned off while inserting board.
- Connect one end of download cable (e.g Altera USB Blaster) to LimeSDR-PCIe board J11 connector and other end to USB port on the computer #2 running Quartus Prime software.
- Turn on computer #1 and interrupt the boot sequence to bring up the BIOS System Setup interface.
- Run Quartus Prime software in computer #2 and select *Tools* → *Programmer*
- Click *Hardware Setup*.. button and select your download cable, click *Close* (see Figure 9).



Figure 9 Selecting programming hardware

- Click *Add File.*. and select \*.*jic* file (see options below):
  - a) Pre compiled bitstream can be found in gateware/LimeSDR-PCIE lms7 trx bs
  - b) If you have followed project compilation instructions and generated your own bitstream then your file is located in project directory */output files*.
- Apply settings as in Figure 10 and click *Start*.



Figure 10 Adding programming file

- After successful programming turn off computer #1.
  FPGA boots from programmed FLASH memory automatically when computer #1 is turned on.

## References

- 1. Xillybus documentation files: <a href="http://xillybus.com/doc">http://xillybus.com/doc</a>
- 2. Getting started with Xillybus on a Windows host: <a href="http://xillybus.com/downloads/doc/xillybus\_getting\_started\_windows.pdf">http://xillybus.com/downloads/doc/xillybus\_getting\_started\_windows.pdf</a>
- 3. Getting started with Xillybus on a Linux host: <a href="http://xillybus.com/downloads/doc/xillybus\_getting\_started\_linux.pdf">http://xillybus.com/downloads/doc/xillybus\_getting\_started\_linux.pdf</a>
- 4. Xillybus drivers for Windows 7: <a href="http://xillybus.com/downloads/xillybus-windriver-1.2.0.0.zip">http://xillybus.com/downloads/xillybus-windriver-1.2.0.0.zip</a>
- 5. Quartus Prime Lite Edition download site: <a href="http://dl.altera.com/15.1/?edition=lite">http://dl.altera.com/15.1/?edition=lite</a>