

FIRST EDITION - CHAPTER 8 REV 1

Kevin Thomas Copyright © 2023 My Techno Talent

# Forward

Why Assembler?

"There are a good deal of mature and up-and-coming programming languages that abstract away so much of the low-level details that can help develop a project in record time!"

Why Assembler?

"ChatGPT is just going to program everything and we don't have to worry about all this low-level implementation or really anything for that matter!"

Why Assembler?

The world of IoT is simply immeasurable. IoT devices are literally everywhere and the amount of connected devices are growing at a rate faster than global population.

With the explosion of IoT medical devices, industrial control systems and the immeasurable amount of SMART devices, the priority of understanding embedded architecture is critical for human survival.

We will use a STM32F401CCU6 microcontroller in this course to which I will provide a link if you do not already have such a device.

Below are items you will need for this book.

#### STM32F401CCU6

https://www.amazon.com/SongHe-STM32F401-Development-STM32F401CCU6-Learning/dp/B07XBWGF9M

ST-Link V2 Emulator Downloader Programmer

https://www.amazon.com/HiLetgo-Emulator-Downloader-Programmer-STM32F103C8T6/dp/B07SQV6VLZ

Electronics Soldering Iron Kit

https://www.amazon.com/Electronics-Adjustable-Temperature-Controlled-Thermostatic/dp/B0B28JQ95M

Premium Breadboard Jumper Wires

https://www.amazon.com/Keszoox-Premium-Breadboard-Jumper-Raspberry/
dp/B09F6X3N79

Breadboard Kit

https://www.amazon.com/Breadboards-Solderless-Breadboard-Distribution-Connecting/dp/B07DL13RZH

5mm LED Light Assorted Kit

https://www.amazon.com/Gikfun-Assorted-Arduino-100pcs-EK8437/dp/B01ER728F6

100 OHM Resistors

https://www.amazon.com/EDGELEC-Resistor-Tolerance-Multiple-Resistance/dp/B07QG1VL1Q

6x6x5mm Momentary Tactile Tact Push Button Switches <a href="https://www.amazon.com/QTEATAK-Momentary-Tactile-Button-Switch/dp/B07VSNN9S2">https://www.amazon.com/QTEATAK-Momentary-Tactile-Button-Switch/dp/B07VSNN9S2</a>

DSD TECH HM-11 Bluetooth 4.0 BLE Module <a href="https://www.amazon.com/DSD-TECH-Bluetooth-Compatible-Devices/dp/B07CHNJ1QN">https://www.amazon.com/DSD-TECH-Bluetooth-Compatible-Devices/dp/B07CHNJ1QN</a>

ESP8266 ESP-01 Serial WiFi Wireless Transceiver <a href="https://www.amazon.com/HiLetgo-Wireless-Transceiver-Development-Compatible/dp/8010N1R0QS">https://www.amazon.com/HiLetgo-Wireless-Transceiver-Development-Compatible/dp/8010N1R0QS</a>

Let's begin...

# Table Of Contents

Chapter 1: Toolchain

Chapter 2: Architecture Basics

Chapter 3: Vector Table Chapter 4: Linker Script Chapter 5: ELF File Analysis

Chapter 6: ARM Cortex-M Registers Chapter 7: ARM Thumb2 Instruction Set

Chapter 8: Load & Store Instructions

# Chapter 1: Toolchain

We first need to have a toolchain to which to develop our microcontroller software. The links below are for Windows-based operating systems. If you are on MAC or Linux you can simply brew install or apt-get the same applications.

https://developer.arm.com/downloads/-/gnu-rm

Let's download OpenOCD.

https://gnutoolchains.com/arm-eabi/openocd

Let's download VIM.

https://www.vim.org/download.php

Once installed, let's create a simple project. It is not critical that you understand how this simple program works but only that it compiles as this will be a very long journey.

I want to emphasize, this chapter is ONLY about ensuring the toolchain works. It will take several chapters to dive into what is exactly happening but first lets make sure we are functioning as expected.

mkdir stm32f401ccu6-projects cd stm32f401ccu6-projects mkdir 0x0001-template cd 0x0001-template vim main.s

Type in the following code and save as **main.s** and if you are unfamiliar with VIM please watch this video. https://youtu.be/ggSyF1SVFr4

```
* FILE: main.s

* PDESCRIPTION:

* This file contains the assembly code for a boilerplate firmware

* utilizing the STM32F401CC6 microcontroller.

* AUTHOR: Kevin Thomas

* CREATION DATE: July 2, 2023

* UPDATE Date: July 2, 2023

* ASSEMBLE AND LINK w/ SYMBOLS:

* 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-d main.o -o main.elf -T stm32f401ccux.ld

* 3. openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"

* ASSEMBLE AND LINK w/o SYMBOLS:

* 1. arm-none-eabi-d main.o -o main.o

* 2. arm-none-eabi-d main.o -o main.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-ld main.o -o main.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-d main.o -o main.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-d main.o -o fain.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-d main.o -o fain.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-d main.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-d m
```

```
* 4. monitor reset halt
    5.
 * DEBUG w/o SYMBOLS:
* 1. openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg
 * 2. arm-none-eabi-gdb main.bin
* 3. target remote :3333
* 4. monitor reset halt
  * 5. x/8i $pc
.svntax unified
.cpu cortex-m4
. thumb
 * Provide weak aliases for each Exception handler to the Default_Handler.
 * As they are weak aliases, any function with the same name will override * this definition.
.macro weak name
   .global \name
    .weak \name
   .thumb_set \name, Default_Handler
    .word \name
.endm
 ^{\star} The STM32F401CCUx vector table. Note that the proper constructs
 * must be placed on this to ensure that it ends up at physical address * 0x0000.0000.
.global isr_vector
.section .isr_vector, "a"
.type isr_vector, %object
isr_vector:
   .word _estack
.word Reset_Handler
     weak NMI_Handler
    weak HardFault_Handler
weak MemManage_Handler
     weak BusFault Handler
    weak UsageFault_Handler
    word 0
   .word 0
    .word 0
    .word 0
    weak SVC_Handler
     weak DebugMon_Handler
    .word 0
     weak PendSV_Handler
    weak SysTick_Handler
    weak EXTI16_PVD_IRQHandler
weak TAMP_STAMP_IRQHandler
                                                                                                     // EXTI Line 16 interrupt /PVD through EXTI line detection interrupt
                                                                                                     // Tamper and TimeStamp interrupts through the EXTI line
                                                                                                    // EXTI Line 22 interrupt /RTC Wakeup interrupt through the EXTI line // FLASH global interrupt /RTC Wakeup interrupt through the EXTI line // RCC global interrupt // EXTI Line0 interrupt
    weak EXTI22_RTC_WKUP_IRQHandler weak FLASH_IRQHandler
    weak RCC_IRQHandler
weak EXTIO_IRQHandler
weak EXTI1_IRQHandler
                                                                                                     // EXTI Line1 interrupt
    weak EXTI2_IRQHandler weak EXTI3_IRQHandler
                                                                                                    // EXTI Line2 interrupt
// EXTI Line3 interrupt
    weak EXTI4_IRQHandler
weak DMA1_Stream0_IRQHandler
weak DMA1_Stream1_IRQHandler
                                                                                                    // EXTI Lined interrupt
// DMA1 Stream0 global interrupt
// DMA1 Stream1 global interrupt
                                                                                                    // DMA1 Stream2 global interrupt
// DMA1 Stream3 global interrupt
     weak DMA1 Stream2 IROHandler
     weak DMA1_Stream3_IRQHandler
    weak DMA1_Stream4_IRQHandler weak DMA1_Stream5_IRQHandler
                                                                                                    // DMA1 Stream4 global interrupt
// DMA1 Stream5 global interrupt
    weak DMA1_Stream6_IRQHandler weak ADC_IRQHandler
                                                                                                    // DMA1 Stream6 global interrupt
// ADC1 global interrupt
    .word 0
                                                                                                     // Reserved
    .word 0
                                                                                                     // Reserved
                                                                                                     // Reserved
    .word 0
    .word 0
                                                                                                     // Reserved
                                                                                                     // EXTI Line[9:5] interrupts
    weak EXTI9_5_IRQHandler
                                                                                                    // EXTI Line[9:5] interrupts
// TIM1 Break interrupt and TIM9 global interrupt
// TIM1 Update interrupt and TIM10 global interrupt
// TIM1 Trigger and Commutation interrupts and TIM11 global interrupt
// TIM1 Capture Compare interrupt
// TIM2 global interrupt
// TIM3 global interrupt
// TIM4 global interrupt
// TIM4 global interrupt
    weak TIM1_BRK_TIM9_IRQHandle
weak TIM1_UP_TIM10_IRQHandler
weak TIM1_TRG_COM_TIM11_IRQHandler
    weak TIM1_CC_IRQHandler weak TIM2_IRQHandler
    weak TIM3_IRQHandler
weak TIM4_IRQHandler
                                                                                                    // I2C1 event interrupt
// I2C1 error interrupt
// I2C2 event interrupt
    weak I2C1_EV_IRQHandler
weak I2C1_ER_IRQHandler
     weak I2C2_EV_IRQHandler
                                                                                                    // 1262 event interrupt
// 1262 error interrupt
// SPI1 global interrupt
// SPI2 global interrupt
// USART1 global interrupt
// USART2 global interrupt
// Reserved
    weak I2C2_ER_IRQHandler weak SPI1_IRQHandler
    weak SPI2_IRQHandler weak USART1_IRQHandler
     weak USART2_IRQHandler
    .word 0
     weak EXTI15_10_IRQHandler
                                                                                                    // EXTI Line[15:10] interrupts
// EXTI Line 17 interrupt / RTC Alarms (A and B) through EXTI line interrupt
     weak EXTI17_RTC_Alarm_IRQHandler
```

```
weak EXTI18_OTG_FS_WKUP_IRQHandler .word 0
                                                                                // EXTI Line 18 interrupt / USBUSB OTG FS Wakeup through EXTI line interrupt
                                                                                // Reserved
                                                                                // Reserved
// Reserved
   .word 0
   .word 0
                                                                                // Reserved
// DMA1 Stream7 global interrupt
   weak DMA1_Stream7_IRQHandler
                                                                                // Reserved
// SDIO global interrupt
// TIM5 global interrupt
   .word 0
   weak SDIO IROHandler
   weak TIM5_IRQHandler
                                                                                // SPI3 global interrupt
// Reserved
    weak SPI3_IRQHandler
   .word 0
   .word 0
                                                                                // Reserved
   word 0
                                                                                // Reserved
                                                                                // Reserved
   .word 0
                                                                                // DMA2 Stream0 global interrupt
// DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
    weak DMA2_Stream0_IRQHandler
   weak DMA2_Stream1_IRQHandler
   weak DMA2_Stream2_IRQHandler
weak DMA2 Stream3 IRQHandler
                                                                                // DMA2 Stream3 global interrupt
   weak DMA2_Stream4_IRQHandler
                                                                                // DMA2 Stream4 global interrupt
   .word 0
                                                                                // Reserved
                                                                                // Reserved
   .word 0
   .word 0
                                                                                // Reserved
// Reserved
   .word 0
                                                                                // Reserved
   .word 0
                                                                                // Reserved
   weak OTG_FS_IRQHandler
                                                                                // USB On The Go FS global interrupt
   weak DMA2_Stream5_IRQHandler
weak DMA2_Stream6_IRQHandler
                                                                                // DMA2 Stream5 global interrupt
// DMA2 Stream6 global interrupt
   weak DMA2_Stream7_IRQHandler weak USART6_IRQHandler
                                                                                // DMA2 Stream7 global interrupt
// USART6 global interrupt
   weak I2C3_EV_IRQHandler
weak I2C3_ER_IRQHandler
                                                                                // I2C3 event interrupt
// I2C3 error interrupt
// Reserved
   .word 0
   .word 0
                                                                                // Reserved
                                                                                // Reserved
   .word 0
                                                                                // Reserved
// Reserved
   .word 0
   .word 0
   .word 0
                                                                                // Reserved
                                                                                // Reserved
   word 0
   .word 0
                                                                                // Reserved
   .word 0
                                                                                // Reserved
                                                                                // Reserved
   .word 0
   weak SPI4_IRQHandler
                                                                                // SPI4 global interrupt
.section .text
 ^{\star} @brief \, This code is called when processor starts execution.
              This is the code that gets called when the processor first starts execution following a reset event. Only the absolutely necessary set is performed, after which the application
               supplied main() routine is called.
   @param None
 * @retval None
.type Reset_Handler, %function
.global Reset_Handler
Reset_Handler:
LDR R0, =_estack
MOV SP, R0
  \mathsf{BL}
        __start
 ^{\star} @brief \, This code is called when the processor receives and unexpected interrupt.
              This is the code that gets called when the processor receives an unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
 * @param None
   @retval None
.type Default_Handler, %function .global Default_Handler
Default_Handler:
  BKPT
  B.N Default_Handler
 ^{\star} @brief Entry point for initialization and setup of specific functions.
               This function is the entry point for initializing and setting up specific functions.
               It calls other functions to enable certain features and then enters a loop for further execution.
   @naram None
   @retval None
.type
          _start, %function
  start:
                                                                                // no operation instruction
  NOP
                                                                                // branch infinite loop
```

Let's code up our linker script and save it as **stm32f401ccux.ld** filename.

```
/**
 * FILE: stm32f401ccux.ld
  * DESCRIPTION:
  * This file contains the linker script
* utilizing the STM32F401CC6 microcontroller.
*
  * AUTHOR: Kevin Thomas
  * AUTHOR: KEVIII IIIIIIIIAS

* CREATION DATE: July 2, 2023

* UPDATE Date: July 2, 2023
MEMORY
   FLASH : ORIGIN = 0 \times 08000000, LENGTH = 256K SRAM : ORIGIN = 0 \times 20000000, LENGTH = 64K
SECTIONS
    .isr_vector :
   *(.isr_vector)
   } >FLASH
    .text :
   *(.text)
   } >FLASH
    .data (NOLOAD) :
       . = . + 0x400;
_estack = .;
*(.data)
} >SRAM
}
```

Let's assemble our simple source code.

```
arm-none-eabi-as -g main.s -o main.o
```

The next step is to link the object code to a ELF binary.

```
arm-none-eabi-ld main.o -o main.elf -T stm32f401ccux.ld
```

Now it is time to hook up our ST-Link V2 Emulator Downloader Programmer.



After soldering on all of the pins, we see 4 pins on the right of the device. First, connect the GND pin to the GND pin on the ST-Link. Second, connect the SWSCK pin to the SWSCK pin on the ST-Link. Third, connect the SWDIO pin to the SWDIO pin on the ST-Link. Finally, connect the 3.3V pin to the 3.3V pin on the ST-Link.

Now it is time to flash our program to the device.

openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"

To ensure our firmware is successful, let's examine it in our debugger.

First, open a new terminal and run the GDB server.

```
openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg
```

Second, in our original terminal, run the following to start our GDB debug session.

```
arm-none-eabi-gdb main.elf
```

Once it loads in the symbols, we need to target our remote server.

```
target remote :3333
```

We next need to halt the currently running binary.

monitor reset halt

We can now see our source code by typing the following.

We should now see our source code. At this point we can step into the code, instruction-by-instruction.

```
si
Reset_Handler () at main.s:177
177 MOV SP, R0
```

After a second step, we see that we entering into our \_\_start function.

```
si

Reset_Handler () at main.s:178

178

BL __start
```

After a third step, we hit our NOP instruction.

```
si
__start () at main.s:208
208 NOP // no operation instruction
```

After a fourth step, we are in an infinite loop.

```
Si

209 B . // branch infinite loop
```

To exit the debugger simply type the following.

q

You can then CTRL-C the GDB server.

In our next lesson we will dive into architecture basics.

# Chapter 2: Architecture Basics

Now that we have as working template, it's time to dive into some architecture basics of the STM32F401CCU6.

There are two primary manuals we will use when developing software which are the datasheet and the reference manual. Both documents are included in the GitHub repo.

If we open up the datasheet, we first want to search for the memory map which is on page 50.

The first thing we need to understand is that this MCU or microcontroller utilizes a ARM 32-bit thumb architecture.

The ARM 32-bit Thumb architecture is an instruction set architecture (ISA) developed by ARM Holdings. It is designed to be a compact and efficient instruction set primarily targeted for use in low-power and resource-constrained embedded systems. The name "Thumb" refers to the reduced instruction set's goal of fitting 16-bit instructions (thumb instructions) to reduce code size while still retaining good performance.

Key features of the ARM 32-bit Thumb architecture include:

**16-bit Thumb Instructions**: Thumb instructions are 16 bits long, which is half the size of the standard 32-bit ARM instructions. This reduction in instruction size leads to smaller memory footprints, making it ideal for systems with limited memory capacity.

**Subset of ARM ISA**: The Thumb instruction set is a subset of the full 32-bit ARM instruction set (referred to as "ARM" or "ARM32"). While some instructions have been simplified or removed, most of the essential instructions for efficient code execution remain.

**Efficient Execution**: Despite the instruction size reduction, the Thumb architecture maintains good performance due to various optimizations and trade-offs in the instruction design. Thumb instructions can still access 32-bit registers, making it possible to perform 32-bit arithmetic and logical operations.

Interworking Support: ARM processors that support the Thumb architecture typically have the ability to switch between Thumb and ARM instruction sets during runtime. This feature allows seamless integration of Thumb code with existing ARM code when necessary.

**Code Density**: The primary advantage of the Thumb architecture is its improved code density. Since Thumb instructions are smaller, more instructions can fit into the same memory space compared to full-sized ARM instructions. This is particularly beneficial for memory-constrained embedded systems.

**Limited Features**: While the Thumb instruction set provides many essential instructions, some advanced features available in the full ARM instruction set may not be available in Thumb mode. This tradeoff ensures that the architecture remains compact and efficient.

The Thumb architecture is particularly popular in the ARM Cortex-M series of microcontrollers, which are widely used in various embedded applications, including IoT devices, consumer electronics, automotive systems, and more. The Cortex-M series processors often feature low power consumption, cost-effectiveness, and are optimized for real-time and resource-constrained environments, making the Thumb architecture a preferred choice in such scenarios.

On the far left of the document you notice the entire memory space starting from 0x00000000 to 0xFFFFFFF.

This represents the maximum space you have to work with and not all of it is available on the MCU.

The first thing to realize is that the maximum address is 0xFFFFFFFF or 4,294,967,295 in decimal. This value is often used in computing as the maximum unsigned 32-bit integer. It is equivalent to 2^32 - 1, where the "1" comes from the lowest bit, and the other 32 bits are all set to "1."

On page 51 of the datasheet, you will see the register boundary addresses. So, for example, when the processor is reading or writing to 0x40020000 it is referring to GPIOA and more specifically GPIOx\_MODER which is on page 158 of the reference manual to which the GPIOx\_MODER register is at offset 0x00 so it lives literally at 0x40020000.

If you were to write into 0x40020000 you would in this instance configure the I/O direction mode such as input, output, etc.

At this point we want to review what we refer to as the block diagram of our MCU. If you turn to page 14 of the datasheet you will see that our CPU has a maximum speed of 84 MHz. Keep in mind that without making a variety of configurations, it will default at 16 MHz.

We first notice on the top that there are 3 buses. There exists a D-BUS, I-BUS and S-BUS.

The data bus or D-BUS, handles communication between the processor and FLASH regarding data within the binary.

The instruction bus or I-BUS, handles communication between the processor and FLASH regarding instructions within the binary.

Let's break down some differences between the two.

Instructions are a set of commands or operations that direct the CPU on how to perform tasks. They represent the program's logic and tell the CPU what operations to execute and in what sequence. Instructions are encoded in binary form (machine code) and are stored in the memory of the computer as a sequence of binary digits (0s and 1s).

When the CPU executes a program, it fetches instructions from memory one by one, decodes them to understand their meaning, and then executes the corresponding operation. Instructions can include arithmetic and logical operations, control flow instructions (e.g., conditional jumps and loops), memory access operations, and other specialized operations based on the CPU's instruction set architecture (ISA).

For example, an instruction might tell the CPU to add two numbers together, load a value from memory into a register, or jump to a different part of the program based on a condition.

Data represents the information processed by the instructions. It can be numeric values, characters, strings, images, sound, or any other type of information. Data is also stored in the memory of the computer, separate from the program's instructions.

The CPU manipulates data according to the instructions it executes. For example, if an instruction involves adding two numbers, the CPU will fetch the data (the two numbers) from memory, perform the addition, and store the result back in memory or a register.

Data can be categorized into different types, such as integers, floating-point numbers, characters, booleans, and more. The way data is represented and manipulated depends on the data types and the operations specified by the instructions.

The processor will fetch the instruction from FLASH on the I-BUS and the processor will use the D-BUS to read the data on the FLASH.

FLASH is made up of a vector table at the base of memory followed by constant data and finally instructions.

FLASH is connected to the MCU throug the FLASH I/F or controller.

The system bus or S-BUS will allow communication between the MCU and the various peripherals over the AHB and APB buses.

Inside the ARM Cortex-M4 Technical Reference Manual we see on page 24 and 25 the following.

## **ICode** memory interface

Instruction fetches from Code memory space, 0x00000000 to 0x1FFFFFFC, are performed over the 32-bit AHB-Lite bus.

The Debugger cannot access this interface. All fetches are word-wide. The number of instructions fetched per word depends on the code running and the alignment of the code in memory.

# DCode memory interface

Data and debug accesses to Code memory space, 0x00000000 to 0x1FFFFFFF, are performed over the 32-bit AHB-Lite bus.

The Code memory space available is dependent on the implementation. Core data accesses have a higher priority than debug accesses on this bus. This means that debug accesses are waited until core accesses have completed when there are simultaneous core and debug access to this bus.

Control logic in this interface converts unaligned data and debug accesses into two or three aligned accesses, depending on the size and alignment of the unaligned access. This stalls any subsequent data or debug access until the unaligned access has completed.

Note: ARM strongly recommends that any external arbitration between the ICode and DCode AHB bus interfaces ensures that DCode has a higher priority than ICode.

#### **System interface**

Instruction fetches and data and debug accesses to address ranges 0x20000000 to 0xDFFFFFFF and 0xE0100000 to 0xFFFFFFFF are performed

over the 32-bit AHB-Lite bus. For simultaneous accesses to the 32-bit AHB-Lite bus, the arbitration order in decreasing priority is:

- Data accesses.
- Instruction and vector fetches.
- Debug.

The system bus interface contains control logic to handle unaligned accesses, FPB remapped accesses, bit-band accesses, and pipelined instruction fetches.

To summarize...

If the instructions are present in between memory locations 0x00000000 to 0x1FFFFFFC then the MCU will fetch the instructions over the I-BUS.

If the data is present in between 0x00000000 to 0x1FFFFFFF then the MCU will fetch the data over the D-BUS.

If the instructions are present outside of 0x00000000 to 0x1FFFFFFC then the MCU will fetch the instructions over the S-BUS.

The processor can fetch instructions as well as data from SRAM as they have two buses which are I-BUS and D-BUS.

The S-BUS can only interface with one peripheral address at a time.

Now it is time to understand the embedded flash within the reference manual. If we turn to page 45 we see main memory starting at sector 0 at 0x08000000 to 0x08003FFF.

We see there are also sectors 2, 3, 4 and 5. In our MCU we do not have sectors 6 or 7.

In our next lesson we will cover the vector table.

# Chapter 3: Vector Table

Now that we have the basics of how the MCU is designed we can start to look deeper into how the code works and how it is structured.

Let's turn to page 202 of our reference manual.

At the very base of memory is what we refer to as the MSP or master stack pointer. It is 4 bytes long and it is were we first initialize the stack.

We see at address  $0 \times 000000000$  that it is reserved this is where we put our MSP or master stack pointer in our code.

The very next thing we see is the address of the Reset Handler which is at 0x00000004.

All in all we have the following.

- \* 85 IRQ's
- \* 15 system exceptions
- \* master stack pointer
- \* 85+15+1 = 101 \* 4 = 404 bytes or 0x194 bytes

We can prove this by running the following.

arm-none-eabi-objdump -h main.o

main.o: file format elf32-littlearm

| Sections: |                |           |            |             |           |        |  |  |  |  |
|-----------|----------------|-----------|------------|-------------|-----------|--------|--|--|--|--|
|           | Name           | Size      | VMA        | LMA         | File off  | Algn   |  |  |  |  |
| 0         | .text          | 00000014  | 00000000   | 00000000    | 00000034  | 2**2   |  |  |  |  |
|           |                | CONTENTS, | ALLOC, LOA | AD, RELOC,  | READONLY, | CODE   |  |  |  |  |
| 1         | .data          | 00000000  | 00000000   | 00000000    | 00000048  | 2**0   |  |  |  |  |
|           |                | CONTENTS, | ALLOC, LOA | AD, DATA    |           |        |  |  |  |  |
| 2         | .bss           | 00000000  | 00000000   | 00000000    | 00000048  | 2**0   |  |  |  |  |
|           |                | ALL0C     |            |             |           |        |  |  |  |  |
| 3         | .isr_vector    | 00000194  | 00000000   | 00000000    | 00000048  | 2**0   |  |  |  |  |
|           |                | CONTENTS, | ALLOC, LOA | AD, RELOC,  | READONLY, | DATA   |  |  |  |  |
| 4         | .debug_line    | 00000044  | 00000000   | 00000000    | 000001dc  | 2**0   |  |  |  |  |
|           |                | CONTENTS, | ,          | ADONLY, DEE | ,         |        |  |  |  |  |
| 5         | .debug_info    | 00000026  | 00000000   | 00000000    | 00000220  | 2**0   |  |  |  |  |
|           |                | CONTENTS, | ,          | ADONLY, DEE | ,         |        |  |  |  |  |
| 6         | .debug_abbrev  | 00000014  | 00000000   | 00000000    | 00000246  | 2**0   |  |  |  |  |
|           |                | ,         | ,          | DEBUGGING,  |           |        |  |  |  |  |
| 7         | .debug_aranges |           | 00000000   | 00000000    | 00000260  | 2**3   |  |  |  |  |
|           |                | CONTENTS, | ,          | ADONLY, DEE | ,         |        |  |  |  |  |
| 8         | .debug_str     | 00000053  | 00000000   | 00000000    | 00000280  | 2**0   |  |  |  |  |
|           |                | ,         | ,          | DEBUGGING,  |           |        |  |  |  |  |
| 9         | .ARM.attribute |           |            | 0000000     | 000002d3  | 3 2**0 |  |  |  |  |
|           |                | CONTENTS, | READONLY   |             |           |        |  |  |  |  |

This table handles all of the various handlers to which the reset handler will be the first thing executed after the MSP gets set and the other handlers will handle when something goes wrong.

They are weakly aliased to the default handler except for when we explicitly code up a function like we do with the reset handler.

The reset of the values correspond to interrupt handling such as pressing a button and it interrupting the processor so you can avoid having what we call a blocking call.

Imagine you have a program where you are in a loop and you iterate through a number of code items. With an interrupt you can have code execute without being part of the main code with is extremely powerful.

The role of the reset handler is to set the address at the end of stack and place that into one of our general purpose registers that we will cover in another lesson. Then we take that value an move it into the SP or stack pointer register and then we branch and link to \_\_start where our application begins.

In our next lesson we will cover the linker script.

# Chapter 4: Linker Script

We are making some progress on our journey and now it is time to understand how the linker script works.

When we assemble our instructions it creates what we refer to as a relocatable object file. What this means is all of the addresses are mapped to 0x00000000. The job of the linker is to link the various object files, in our case just one, to actual addresses within our flash.

Let's review our linker script.

```
* FILE: stm32f401ccux.ld
  * DESCRIPTION:
   This file contains the linker script
  * utilizing the STM32F401CC6 microcontroller.
  * AUTHOR: Kevin Thomas
 * CREATION DATE: July 2, 2023
* UPDATE Date: July 2, 2023
MEMORY
  FLASH : ORIGIN = 0x08000000, LENGTH = 256K
  SRAM : ORIGIN = 0x20000000, LENGTH = 64K
SECTIONS
   .isr_vector :
  {
  *(.isr_vector)
  } >FLASH
     *(.text)
  } >FLASH
   .data (NOLOAD) :
     . = . + 0x400;
          _estack = .;
*(.data)
} >SRAM
```

We first notice that our FLASH is 256,000 bytes. We also see that FLASH is going to get mapped to address 0x08000000 and we see SRAM at a length of 64,000 bytes to which we are going to map to address 0x20000000.

We see that at the base of FLASH we map the vector table to 0x08000000 as we know that the object file is mapped to 0x000000000 so now it will link to 0x08000000.

We also see a value here called \_estack which is 0x20000400 which is the end of stack as well.

In our next lesson we will dive ELF file analysis.

# Chapter 5: ELF File Analysis

As we are peeling away the layers to understand how our microcontroller works, we now are at the stage where we can start examining what the binary is made up of.

First, what is ELF?

The ELF (Executable and Linkable Format) file format is a widely used binary file format that is used for executables, object code, shared libraries, and even core dumps. It is designed to be platformindependent, making it suitable for a wide range of architectures, including microcontrollers like the STM32F401CCU6. The ELF format allows the microcontroller's firmware to be stored in a structured and standardized way, enabling easy integration with various tools and platforms.

The ELF file format consists of several sections and headers, each serving a specific purpose. Let's go through some of the key components of the ELF file format as they pertain to the STM32F401CCU6 microcontroller:

**ELF Header**: The ELF header is located at the beginning of the file and contains general information about the file, such as the target architecture (e.g., ARM), the type of the file (executable, object file, etc.), the entry point address (the starting point of the program), and various other flags and offsets.

**Program Header Table**: The program header table provides information about the different loadable segments of the binary. In the case of microcontrollers like the STM32F401CCU6, this typically includes sections for code, data, and possibly other sections like initialization routines or interrupt vectors.

**Section Header Table**: The section header table contains information about various sections in the binary, such as code sections, data sections, symbol table, and debug information. Each section has a specific purpose in the program's execution, and the section header table helps the loader and debugger to navigate and understand the file's structure.

**Code and Data Sections**: These sections contain the actual instructions and data that make up the firmware or program. Code sections hold the machine instructions that the microcontroller's CPU executes, while data sections contain initialized and uninitialized data used by the program.

**Symbol Table**: The symbol table contains information about the names and addresses of functions, variables, and other symbols used in the program. It is vital for debugging and resolving external references during the linking process.

**Relocation Information**: Relocation information provides details on how to modify the binary's addresses during the linking process to accommodate the actual memory layout of the microcontroller.

**Debug Information**: Optional debugging information is often included in the ELF file to aid in debugging the program using tools like gdb (GNU Debugger).

The first tool we will use is to display the contents of the section headers.

arm-none-eabi-objdump -h main.o

main.o: file format elf32-littlearm

| Sections:          |                |           |            |             |             |        |  |  |  |  |
|--------------------|----------------|-----------|------------|-------------|-------------|--------|--|--|--|--|
| Idx                | Name           | Size      | VMA        | LMA         | File off    | Algn   |  |  |  |  |
| 0                  | .text          | 00000014  | 00000000   | 00000000    | 00000034    | 2**2   |  |  |  |  |
|                    |                | CONTENTS, | ALLOC, LOA | AD, RELOC,  | READONLY,   | CODE   |  |  |  |  |
| 1                  | .data          | 0000000   | 0000000    | 0000000     | 00000048    | 2**0   |  |  |  |  |
|                    |                | CONTENTS, | ALLOC, LOA | AD, DATA    |             |        |  |  |  |  |
| 2                  | .bss           | 0000000   | 0000000    | 0000000     | 00000048    | 2**0   |  |  |  |  |
|                    |                | ALL0C     |            |             |             |        |  |  |  |  |
| 3                  | .isr_vector    | 00000194  | 00000000   | 00000000    | 00000048    | 2**0   |  |  |  |  |
|                    |                | CONTENTS, | ALLOC, LOA | AD, RELOC,  | READONLY,   | DATA   |  |  |  |  |
| 4                  | .debug_line    | 00000044  | 00000000   | 00000000    | 000001dc    | 2**0   |  |  |  |  |
|                    |                | CONTENTS, | RELOC, REA | ADONLY, DEE | BUGGING, OC | CTETS  |  |  |  |  |
| 5                  | .debug_info    | 00000026  | 00000000   | 00000000    | 00000220    | 2**0   |  |  |  |  |
|                    |                | CONTENTS, | RELOC, REA | ADONLY, DEE | BUGGING, OC | CTETS  |  |  |  |  |
| 6                  | .debug_abbrev  | 00000014  | 00000000   | 00000000    | 00000246    | 2**0   |  |  |  |  |
|                    |                | CONTENTS, | READONLY,  | DEBUGGING,  | OCTETS      |        |  |  |  |  |
| 7                  | .debug_aranges |           | 00000000   | 00000000    | 00000260    | 2**3   |  |  |  |  |
|                    |                | ,         | RELOC, REA | ,           | ,           |        |  |  |  |  |
| 8                  | .debug_str     | 00000053  | 00000000   | 00000000    | 00000280    | 2**0   |  |  |  |  |
|                    |                | ,         | READONLY,  | ,           |             |        |  |  |  |  |
| 9                  | .ARM.attribute |           |            | 0000000     | 000002d3    | 3 2**0 |  |  |  |  |
| CONTENTS, READONLY |                |           |            |             |             |        |  |  |  |  |

This should look familiar as we reviewed this briefly in a prior chapter. Let's break this down.

#### .text Section:

Size: 0x14 bytes (20 bytes)

Virtual Memory Address (VMA): 0x00000000 Load Memory Address (LMA): 0x00000000

File Offset: 0x00000034 Alignment: 2^2 (4 bytes)

Attributes: CONTENTS, ALLOC, LOAD, RELOC, READONLY, CODE

Explanation: The .text section contains the machine instructions (code) of the program. The size of this section is 20 bytes. It will be loaded into memory starting from address 0x000000000 (VMA and LMA), and its content is present at file offset 0x00000034 within the ELF file. The section is marked as readable and executable (READONLY, CODE) and will be relocated during the linking process.

#### .data Section:

Size: 0x00 bytes (0 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000048 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, ALLOC, LOAD, DATA

Explanation: The .data section contains initialized data used by the program. It has a size of 0 bytes, indicating that there are no explicitly initialized data items in this section. The section will be loaded into memory starting from address 0x00000000 and is located at file offset 0x00000048 within the ELF file. This section is marked as readable and writable (CONTENTS, ALLOC, LOAD, DATA).

#### .bss Section:

Size: 0x00 bytes (0 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000048 Alignment: 2^0 (1 byte)

Attributes: ALLOC

Explanation: The .bss section contains uninitialized data used by the program. Similar to the .data section, it has a size of 0 bytes, indicating that there are no explicitly uninitialized data items in this section. The section will be allocated memory but not loaded from the file. Instead, it will be initialized to zero during program startup. The section is marked with the ALLOC attribute.

### .isr\_vector Section:

Size: 0x194 bytes (404 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000048 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, ALLOC, LOAD, RELOC, READONLY, DATA

Explanation: The .isr\_vector section contains the interrupt vector table, which holds the addresses of various interrupt service routines (ISRs). The size of this section is 404 bytes. Like other data sections, it will be loaded into memory, and its content is present at file offset 0x00000048. It is marked as readable and non-modifiable (READONLY) and will be relocated during the linking process.

## .debug\_line Section:

Size: 0x44 bytes (68 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x000001dc Alignment: 2^0 (1 byte)

Attributes: CONTENTS, RELOC, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_line section contains debugging information related to source code line numbers and mapping between source code and generated machine code. This information is useful for debugging purposes. The section is marked as readable (CONTENTS, READONLY) and contains relocatable entries (RELOC) and debugging data (DEBUGGING, OCTETS).

# .debug\_info Section:

Size: 0x26 bytes (38 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000220 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, RELOC, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_info section contains debugging information about program entities such as variables, types, and functions. This information is used during debugging sessions to provide detailed information about the program's data structures and functions. The section is marked as readable (CONTENTS, READONLY) and contains relocatable entries (RELOC) and debugging data (DEBUGGING, OCTETS).

#### .debug abbrev Section:

Size: 0x14 bytes (20 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000246 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_abbrev section contains abbreviation tables used in debugging information to represent common data structures compactly. The section is marked as readable (CONTENTS, READONLY) and contains debugging data (DEBUGGING, OCTETS).

## .debug\_aranges Section:

Size: 0x20 bytes (32 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000260 Alignment: 2^3 (8 bytes)

Attributes: CONTENTS, RELOC, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_aranges section contains address range information for debugging. It helps to map machine code addresses to source code line numbers during debugging sessions. The section is marked as readable (CONTENTS, READONLY) and contains relocatable

entries (RELOC) and debugging data (DEBUGGING, OCTETS).

# .debug\_str Section:

Size: 0x53 bytes (83 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000280 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_str section contains debug information strings, such as variable and function names, used during debugging. The section is marked as readable (CONTENTS, READONLY) and contains

debugging data (DEBUGGING, OCTETS).

#### .ARM.attributes Section:

Size: 0x21 bytes (33 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x000002d3 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, READONLY

Explanation: The .ARM.attributes section contains attributes specific to the ARM architecture, describing various characteristics of the binary. The section is marked as readable (CONTENTS, READONLY).

Overall, this output provides detailed information about the different sections present in the main.o object file, which will be

used in the linking process to generate the final executable or firmware for the STM32F401CCU6 microcontroller.

The next tool we will look at will display assembler contents of all sections.

```
arm-none-eabi-objdump -D main.o | less
            file format elf32-littlearm
Disassembly of section .text:
00000000 <Reset_Handler>:
  0:
        4803
                        1dr
                                 r0, [pc, #12] ; (10 <__start+0x4>)
   2:
        4685
                        mov
                                 sp, r0
                                 c <__start>
   4:
        f000 f802
                        bl
00000008 <Default_Handler>:
       be00
                                 0×0000
  8:
                        bkpt
   a:
        e7fd
                                 8 <Default_Handler>
0000000c <__start>:
        bf00
  c:
                        nop
  e:
        e7fe
                        b.n
                                 e <__start+0x2>
        0000000
                        andeq
                                 r0, r0, r0
Disassembly of section .isr_vector:
00000000 <isr_vector>:
        . . .
Disassembly of section .debug_line:
00000000 <.debug_line>:
       00000040
                        andeq
                                 r0, r0, r0, asr #32
  0:
   4:
        001d0003
                        andseq
                                 r0, sp, r3
                                 r0, (UNDEF: 2)
  8:
        01020000
                        mrseq
        000d0efb
                        strdeq
                                 r0, [sp], -fp
  c:
                                 r1, r1, lsl #2
 10:
        01010101
                        tsteq
 14:
                                 r0, (UNDEF: 0)
        01000000
                        mrseq
                                 r0, r1, r0
  18:
        00010000
                        andeq
        6e69616d
                        powvsez f6, f1, #5.0
 1c:
  20:
        0000732e
                        andeq
                                 r7, r0, lr, lsr #6
                        andeq
  24:
        00000000
                                 r0, r0, r0
                                 r0, r0, r5, lsl #4
 28:
        00000205
                        andeq
 2c:
        b0030000
                        andlt
                                 r0, r3, r0
  30:
        21210101
                                           <UNDEFINED> instruction: 0x21210101
  34:
        212e0f03
                                           <UNDEFINED> instruction: 0x212e0f03
 38:
        21200d03
                                           <UNDEFINED> instruction: 0x21200d03
  3c:
        02206003
                        eoreq
                                 r6, r0, #3
  40:
        01010002
                                 r1, r2
                        tsteq
Disassembly of section .debug_info:
00000000 <.debug_info>:
                        andeq
        00000022
                                 r0, r0, r2, lsr #32
  0:
   4:
        00000002
                        andeq
                                 r0, r0, r2
        01040000
   8:
                        mrseq
                                 r0, (UNDEF: 4)
 14:
        00000014
                        andeq
                                 r0, r0, r4, lsl r0
 18:
        00000000
                        andeq
                                 r0, r0, r0
  1c:
        00000007
                        andeq
                                 r0, r0, r7
 20:
        00000044
                                 r0, r0, r4, asr #32
                        andea
        Address 0x24 is out of bounds.
 24:
```

```
Disassembly of section .debug_abbrev:
00000000 <.debug_abbrev>:
       10001101
                        andne
                                 r1, r0, r1, lsl #2
  0:
   4:
        12011106
                        andne
                                 r1, r1, #-2147483647
                                                        ; 0x80000001
  8:
        1b0e0301
                        blne
                                 380c14 <__start+0x380c08>
  c:
        130e250e
                        movwne
                                 r2, #58638
                                                 ; 0xe50e
        00000005
                        andeq
                                 r0, r0, r5
Disassembly of section .debug_aranges:
00000000 <.debug_aranges>:
  0:
        0000001c
                        andeq
                                 r0, r0, ip, lsl r0
  4:
        00000002
                        andeq
                                 r0, r0, r2
  8:
        00040000
                        andeq
                                 r0, r4, r0
  14:
        00000014
                        andeq
                                 r0, r0, r4, lsl r0
Disassembly of section .debug_str:
00000000 <.debug_str>:
                        powvsez f6, f1, #5.0
       6e69616d
  0:
                                                 ; 0x32e
   4:
        4300732e
                        movwmi r7, #814
                                 r5, #14848
                                                  : 0x3a00
  8:
        73555c3a
                        cmpvc
                                                         ; 0xfffffe6c
                                 f7, 2, [r3], #-404
  c:
        5c737265
                        lfmpl
                                                          ; 0xfffff693
  10:
        6574796d
                         ldrbvs r7, [r4, #-2413]!
  14:
        74735c63
                         ldrbtvc r5, [r3], #-3171
                                                          ; 0xfffff39d
                        ldrtvs r3, [r2], -sp, ror #6
teqvs r1, #52; 0x34
 18:
        6632336d
        63313034
 1c:
                                        mvfx7, [r6, #-396]!
  20:
        2d367563
                        cfldr32cs
                                                                  ; 0xfffffe74
                                1bdc9ec <__start+0x1bdc9e0>
  24:
        6a6f7270
                        bvs
  28:
        73746365
                        cmnvc
                                 r4, #-1811939327
                                                         ; 0x94000001
  2c:
        6f6c635c
                        SVCVS
                                 0x006c635c
                                         mvdx6, [r4], #-460
                                                                  ; 0xfffffe34
  30:
        5c746573
                        cfldr64pl
  34:
        30307830
                        eorscc r7, r0, r0, lsr r8
                        strtvc r3, [sp], #-304; 0xfffffed0
        742d3130
  38:
  3c:
        6c706d65
                         ldclvs 13, cr6, [r0], #-404
                                                        ; 0xfffffe6c
                        rsbeq
                                 r7, r5, r1, ror #8
  40:
        00657461
  44:
        20554e47
                        subscs
                                 r4, r5, r7, asr #28
  48:
        32205341
                        eorcc
                                 r5, r0, #67108865
                                                          ; 0x4000001
                        cdpcs
                                 3, 3, cr3, cr9, cr14, {1}
 4c:
        2e39332e
        Address 0x50 is out of bounds.
Disassembly of section .ARM.attributes:
00000000 <.ARM.attributes>:
       00002041
                                 r2, r0, r1, asr #32
  0:
                        andeq
   4:
        61656100
                        cmnvs
                                 r5, r0, lsl #2
  8:
        01006962
                        tsteq
                                 r0, r2, ror #18
        00000016
                        andeq
                                 r0, r0, r6, lsl r0
  c:
                                 r4, pc, #335544320
 10:
        726f4305
                        rshvc
                                                          : 0x14000000
 14:
        2d786574
                        cfldr64cs
                                         mvdx6, [r8, #-464]!
                                                                 ; 0xfffffe30
                        streq r3, [r0], -sp, asr #8
stmdbeq sp, {r0, r2, r3, r8, r9, sl}^
  18:
        0600344d
 1c:
        094d070d
        Address 0x20 is out of bounds.
```

Let's break this down.

The provided output includes disassembled code for different sections in an ELF file with the file format elf32-littlearm. Each section serves a specific purpose, and let's go through each one in detail:

#### Disassembly of **section** .text:

This section contains the machine code instructions of the program's executable code.

The Reset\_Handler starts at address 0x00000000 and loads the value at address 0x10 into the r0 register. It then moves the value in r0 to the stack pointer (sp) and branches to the function c.

The Default\_Handler starts at address 0x00000008 and contains a breakpoint instruction (bkpt) followed by an unconditional branch (b.n) to itself, creating an infinite loop.

The \_\_start starts at address 0x0000000c and consists of a no-operation instruction (nop) followed by an unconditional branch to itself (b.n).

### Disassembly of **section** .isr vector:

This section contains the interrupt vector table, which holds the addresses of various interrupt service routines (ISRs). The actual content of this section is not shown in the provided output.

# Disassembly of **section** .debug\_line:

This section contains debugging information related to source code line numbers and mapping between source code and generated machine code.

# Disassembly of **section** .debug\_info:

This section contains debugging information about program entities such as variables, types, and functions.

### Disassembly of **section** .debug\_abbrev:

This section contains abbreviation tables used in debugging information to represent common data structures compactly.

#### Disassembly of **section** .debug aranges:

This section contains address range information for debugging, helping map machine code addresses to source code line numbers during debugging sessions.

#### Disassembly of **section** .debug\_str:

This section contains debug information strings, such as variable and function names, used during debugging.

#### Disassembly of **section** .**ARM.attributes**:

This section contains attributes specific to the ARM architecture, describing various characteristics of the binary.

Note: In the disassembly output, you may notice some lines with "Address X is out of bounds." This typically occurs when the disassembler encounters instructions that are invalid or when the disassembler is unable to determine the correct instruction due to data corruption or other issues in the ELF file.

It's important to remember that the disassembled output is a representation of the machine code instructions in human-readable form. It helps software developers understand the structure and behavior of the program, especially during debugging and analysis. The disassembled output alone may not provide the complete context of the program, as it may be linked with other object files and libraries to create the final executable or firmware for the STM32F401CCU6 microcontroller.

The next tool is a simplified version which displays assembler contents of just the executable sections.

```
arm-none-eabi-objdump -d main.o
            file format elf32-littlearm
main.o:
Disassembly of section .text:
00000000 <Reset_Handler>:
   0:
       4803
                        ldr
                                r0, [pc, #12] ; (10 <__start+0x4>)
                                sp, r0
   2:
        4685
                        mov
        f000 f802
   4:
                                c <__start>
00000008 <Default_Handler>:
   8:
       be00
                        bkpt
                                0x0000
  a:
        e7fd
                        b.n
                                8 <Default_Handler>
0000000c <__start>:
  c:
       hf00
                        nop
                                e <__start+0x2>
        e7fe
  e:
                        b.n
        00000000
                        .word
                                0x00000000
```

The next tool displays the full contents of all sections requested.

```
arm-none-eabi-objdump -s main.o | less
    file format elf32-littlearm
main.o:
Contents of section .text:
0000 03488546 00f002f8 00befde7 00bffee7 .H.F.....
0010 00000000
Contents of section .isr_vector:
. . . . . . . . . . . . . . . .
```

```
0190 00000000
Contents of section .debug_line:
0000 40000000 03001d00 00000201 fb0e0d00
0010 01010101 00000001 00000100 6d61696e
0020 2e730000 00000000 05020000 000003b0
                            .S......
                            ..!!...!.. !.` .
0030 01012121 030f2e21 030d2021 03602002
0040 02000101
Contents of section .debug_info:
0000 22000000 02000000 00000401 00000000
                            "......
0010 00000000 14000000 00000000 07000000
                            . . . . . . . . . . . . . . . . . .
0020 44000000 0180
Contents of section .debug_abbrev:
0000 01110010 06110112 01030e1b 0e250e13
                            . . . . . . . . . . . . . . . . . % . .
0010 05000000
Contents of section .debug_aranges:
0000 1c000000 02000000 00000400 00000000
                            . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
Contents of section .debug_str:
0000 6d61696e 2e730043 3a5c5573 6572735c main.s.C:\Users\
0010 6d797465 635c7374 6d333266 34303163
                            mytec\stm32f401c
0020 6375362d 70726f6a 65637473 5c636c6f
                            cu6-projects\clo
0030 7365745c 30783030 30312d74 656d706c set\0x0001-templ
0040 61746500 474e5520 41532032 2e33392e
                            ate.GNU AS 2.39.
0050 353000
                            50.
Contents of section .ARM.attributes:
0000 41200000 00616561 62690001 16000000 A ...aeabi.....
0010 05436f72 7465782d 4d340006 0d074d09
                            .Cortex-M4...M.
```

The provided output displays the contents of different sections in an ELF file with the file format elf32-littlearm. Each section serves a specific purpose, and let's go through each one in detail:

#### Contents of **section** .text:

This section contains machine code instructions (binary code) for the main code of the program.

### Contents of section .isr vector:

This section contains the interrupt vector table, which holds the addresses of various interrupt service routines (ISRs). The actual content of this section is not shown in the provided output.

### Contents of **section** .debug\_line:

This section contains debugging information related to source code line numbers and mapping between source code and generated machine code. It includes information about file names, directories, and line numbers.

## Contents of **section** .debug\_info:

This section contains debugging information about program entities such as variables, types, and functions. It includes detailed information to assist in debugging, symbol resolution, and sourcelevel debugging.

#### Contents of **section** .debug abbrev:

This section contains abbreviation tables used in debugging information to represent common data structures compactly. Abbreviations help reduce the size of debugging information.

## Contents of **section** .debug\_aranges:

This section contains address range information for debugging. It assists in mapping machine code addresses to source code line numbers during debugging sessions.

#### Contents of **section** .debug str:

This section contains debug information strings, such as variable and function names, used during debugging. The strings provide human-readable names for the symbols in the binary.

#### Contents of **section .ARM.attributes**:

This section contains attributes specific to the ARM architecture, describing various characteristics of the binary. It includes information about the ARM architecture version, CPU features, and target architecture.

In summary, the output provides a glimpse of the contents stored in each section of the ELF file. These sections serve essential purposes during program execution and debugging, making it easier for developers to understand the behavior and structure of the program. Keep in mind that the disassembled output is shown in hexadecimal representation and may require additional tools or knowledge to interpret fully.

The next tool displays information about the contents of ELF format files.

ELF Header:

Magic: 7f 45 4c 46 01 01 01 00 00 00 00 00 00 00 00

Class: ELF32

Data: 2's complement, little endian

Version: 1 (current)
OS/ABI: UNIX - System V

```
ABI Version:
  Type:
                                      EXEC (Executable file)
  Machine:
                                      ARM
  Version:
                                      0x1
  Entry point address:
                                      0x8000194
  Start of program headers:
Start of section headers:
                                      52 (bytes into file)
                                      69004 (bytes into file)
                                      0x5000200, Version5 EABI, soft-float ABI
  Flags:
  Size of this header:
                                      52 (bytes)
  Size of program headers:
                                      32 (bytes)
  Number of program headers:
  Size of section headers:
                                      40 (bytes)
  Number of section headers:
                                      13
  Section header string table index: 12
Section Headers:
  [Nr] Name
                          Type
                                          Addr
                                                   Off
                                                                  ES Flg Lk Inf Al
                                                           Size
  [ 0]
                                          00000000 000000 000000 00
                         NULL
                                                                              0
                                                                                 0
                                                                          0
      .isr_vector
   1]
                         PROGBITS
                                          08000000 010000 000194 00
                                                                          Θ
                                                                              0
                                                                                 1
                                          08000194 010194 000014 00
   2] .text
                         PROGBITS
                                                                      AX
                                                                          0
                                                                               0
                                          20000000 020000 000400 00
   3] .data
                         NOBITS
                                                                      WA
                                                                          0
                                                                              0
                                                                                 1
                         ARM_ATTRIBUTES
                                          00000000 0101a8 000021 00
  [ 4] .ARM.attributes
                                                                          0
                                                                                 1
  [ 5] .debug_line
                                          00000000 0101c9 000044 00
                         PROGBITS
                                                                              0
                                                                          0
                                                                                 1
   6] .debug_info
                         PROGBITS
                                          00000000 01020d 000026 00
                                                                          0
                                                                              0
                                                                                  1
   7] .debug_abbrev
                         PROGBITS
                                          00000000 010233 000014 00
                                                                          0
                                                                              0
                                                                                 1
  [ 8] .debug_aranges
                         PROGBITS
                                          00000000 010248 000020 00
                                                                          0
                                                                              0
                                                                                 8
  [ 9] .debug_str
                         PROGBITS
                                          00000000 010268 00004f 01
                                                                      MS
                                                                          0
                                                                              0
                                                                                 1
                                          00000000 0102b8 000520 10
  [10] .symtab
                         SYMTAB
                                                                          11
                                                                             15
                                                                                 4
  [11] .strtab
                         STRTAB
                                          00000000 0107d8 000530 00
                                                                          0
                                                                               0
                                                                                 1
                                          00000000 010d08 000083 00
                         STRTAB
                                                                          Θ
  [12] .shstrtab
                                                                               Θ
                                                                                 1
Key to Flags:
  w (write), A (alloc), X (execute), M (merge), S (strings), I (info),
  L (link order), O (extra OS processing required), G (group), T (TLS),
  C (compressed), x (unknown), o (OS specific), E (exclude),
  D (mbind), y (purecode), p (processor specific)
There are no section groups in this file.
Program Headers:
  Туре
                 Offset
                          VirtAddr
                                      PhysAddr FileSiz MemSiz Flg Align
                 0x010000 0x08000000 0x08000000 0x001a8 0x001a8 R E 0x10000
  LOAD
                 0x000000 0x20000000 0x20000000 0x00000 0x00400 RW 0x10000
  LOAD
 Section to Segment mapping:
  Segment Sections...
          .isr_vector .text
   00
   01
          .data
There is no dynamic section in this file.
There are no relocations in this file.
There are no unwind sections in this file.
Symbol table '.symtab' contains 82 entries:
          Value Size Type
   Num:
                               Bind
                                      Vis
                                                Ndx Name
     0: 00000000
                     0 NOTYPE LOCAL DEFAULT
     1: 08000000
                     O SECTION LOCAL DEFAULT
                                                    .isr_vector
                                                  1
     2: 08000194
                     0 SECTION LOCAL
                                       DEFAULT
                                                   2 .text
                     O SECTION LOCAL DEFAULT
     3: 20000000
                                                   3 .data
     4: 00000000
                     0 SECTION LOCAL
                                       DEFAULT
                                                   4 .ARM.attributes
     5: 00000000
                     0 SECTION LOCAL
                                       DEFAULT
                                                  5 .debug_line
     6: 00000000
                     0 SECTION LOCAL
                                       DEFAULT
                                                   6 .debug_info
     7: 00000000
                     0 SECTION LOCAL
                                       DEFAULT
                                                   7 .debug_abbrev
                     0 SECTION LOCAL
     8: 00000000
                                       DEFAULT
                                                  8 .debug_aranges
                                                    .debug_str
     9: 00000000
                     0 SECTION LOCAL
                                                  9
                                       DEFAULT
    10: 00000000
                     0 FILE
                               LOCAL DEFAULT
                                                ABS main.o
    11: 08000194
                     0 NOTYPE
                               LOCAL DEFAULT
                                                  2 $t
    12: 080001a1
                     0 FUNC
                                LOCAL
                                       DEFAULT
                                                   2
                                                    start
    13: 080001a4
                     0 NOTYPE
                               LOCAL DEFAULT
                                                   2 $d
```

```
14: 08000000
                  0 NOTYPE
                            L0CAL
                                    DEFAULT
15: 0800019d
                  0 FUNC
                             WFAK
                                    DEFAULT
                                                2 EXTI2_IRQHandler
16: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  DebugMon_Handler
17: 0800019d
                  0 FUNC
                                                  SPI4 IROHandler
                             WEAK
                                    DEFAULT
18: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  TIM1_CC_IRQHandler
                                                  DMA2_Stream5_IRQ[...]
19: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
20: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  HardFault_Handler
21: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 DMA1_Stream5_IRQ[...]
                                                2 SysTick_Handler
22: 0800019d
                  O FUNC
                             WFAK
                                    DEFAULT
23: 0800019d
                  0
                   FUNC
                                    DEFAULT
                                                  SDIO_IRQHandler
                             WEAK
                  0 FUNC
                                                2 TAMP_STAMP_IRQHandler
24: 0800019d
                             WEAK
                                    DEFAULT
25: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 PendSV_Handler
26: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  NMI Handler
27: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  TIM1_BRK_TIM9_IR[...]
                                                2 EXTI3_IRQHandler
28: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                             GLOBAL DEFAULT
29: 08000000
                  0 OBJECT
                                                  isr_vector
                                                1
                                                 TIM1_UP_TIM10_IR[...]
I2C3_ER_IRQHandler
    0800019d
                  0
                    FUNC
                                    DEFAULT
30:
                             WEAK
31: 0800019d
                  0 FUNC
                                    DEFAULT
                             WEAK
32: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  EXTI18_OTG_FS_WK[...]
33: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  EXTIO_IRQHandler
                                                  I2C2_EV_IRQHandler
34: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
35: 0800019d
                  0 FUNC
                                                2 DMA1_Stream2_IRQ[...]
                             WEAK
                                    DEFAULT
                                                2 UsageFault_Handler
36: 0800019d
                  O FUNC
                             WFAK
                                    DEFAULT
37: 0800019d
                  0
                   FUNC
                             WEAK
                                    DEFAULT
                                                  DMA2_Stream2_IRQ[...]
                  0 FUNC
                                    DEFAULT
                                                2 SPI1 IROHandler
38: 0800019d
                             WEAK
39: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 DMA2_Stream3_IRQ[...]
40: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  USART6_IRQHandler
                  0 FUNC
                                                  Reset_Handler
41: 08000195
                             GLOBAL DEFAULT
                                                  DMA2_Stream0_IRQ[...]
42: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                  0 FUNC
                                                  TIM4_IRQHandler
43: 0800019d
                             WEAK
                                    DEFAULT
44:
    0800019d
                  0
                   FUNC
                             WEAK
                                    DEFAULT
                                                  I2C1_EV_IRQHandler
                  0 FUNC
                                                  DMA1_Stream6_IRQ[...]
45: 0800019d
                                    DEFAULT
                             WEAK
46: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  DMA1_Stream1_IRQ[...]
47:
    0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  TIM3_IRQHandler
                  0 FUNC
                                                  RCC_IRQHandler
48: 0800019d
                             WEAK
                                    DEFAULT
49: 0800019d
                  0 FUNC
                             GLOBAL DEFAULT
                                                2 Default_Handler
                                                2 EXTI15_10_IRQHandler
50: 0800019d
                  O FUNC
                                    DEFAULT
                             WFAK
51: 0800019d
                  0
                   FUNC
                                    DEFAULT
                                                  ADC_IRQHandler
                             WEAK
                                                2 DMA1_Stream7_IRQ[...]
                  0 FUNC
52: 0800019d
                             WFAK
                                    DEFAULT
53: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 TIM5_IRQHandler
54: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  DMA2_Stream7_IRQ[...]
                  0 FUNC
                                                  I2C3_EV_IRQHandler
55: 0800019d
                             WEAK
                                    DEFAULT
                  0 FUNC
                                                  EXTI9_5_IRQHandler
56: 0800019d
                             WEAK
                                    DEFAULT
                  0 FUNC
57:
    0800019d
                             WEAK
                                    DEFAULT
                                                  SPI2_IRQHandler
    0800019d
                  0
                   FUNC
                                    DEFAULT
                                                  MemManage_Handler
                             WEAK
59: 0800019d
                  0 FUNC
                                    DEFAULT
                                                  DMA1_Stream0_IRQ[...]
                             WEAK
60: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  SVC_Handler
61: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  EXTI4 IROHandler
                  0 FUNC
                                                  EXTI22_RTC_WKUP_[...]
62:
    0800019d
                             WEAK
                                    DEFAULT
63: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 TIM2_IRQHandler
                  0 FUNC
                                                2 EXTI16_PVD_IRQHandler
64: 0800019d
                             WEAK
                                    DEFAULT
65: 0800019d
                  0
                   FUNC
                             WEAK
                                    DEFAULT
                                                  TIM1_TRG_COM_TIM[...]
66: 20000400
                  0 NOTYPE
                            GLOBAL DEFAULT
                                                  estack
67: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 EXTI1_IRQHandler
68: 0800019d
                  0
                   FUNC
                             WEAK
                                    DEFAULT
                                                  EXTI17_RTC_Alarm[...]
                  0 FUNC
                                                  USART2_IRQHandler
69: 0800019d
                             WEAK
                                    DEFAULT
                  0 FUNC
                                                2 I2C2_ER_IRQHandler
70: 0800019d
                             WEAK
                                    DEFAULT
71: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 DMA2_Stream1_IRQ[...]
    0800019d
                  0
                    FUNC
                                                  FLASH_IRQHandler
                             WEAK
                                    DEFAULT
                                                  DMA2_Stream4_IRQ[...]
                  0 FUNC
73: 0800019d
                             WEAK
                                    DEFAULT
74: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2
                                                  BusFault_Handler
                                                 USART1_IRQHandler
OTG_FS_IRQHandler
75:
    0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2
                  0 FUNC
76: 0800019d
                             WEAK
                                    DEFAULT
    0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  SPI3_IRQHandler
                  0 FUNC
78:
    0800019d
                             WEAK
                                    DEFAULT
                                                2 DMA1_Stream4_IRQ[...]
    0800019d
                  0
                   FUNC
                             WEAK
                                    DEFAULT
                                                  I2C1_ER_IRQHandler
79:
                                                2 DMA2_Stream6_IRQ[...]
80: 0800019d
                  0 FUNC
                             WFAK
                                    DEFAULT
81: 0800019d
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                2 DMA1_Stream3_IRQ[...]
```

No version information found in this file.

Attribute Section: aeabi

Tag\_CPU\_name: "Cortex-M4"
Tag\_CPU\_arch: v7E-M

Tag\_CPU\_arch\_profile: Microcontroller

Tag\_THUMB\_ISA\_use: Thumb-2

Let's break this down.

The provided output contains detailed information about an ELF (Executable and Linkable Format) file for an ARM architecture. Let's go through each part of the output and explain it in detail:

#### **ELF Header:**

Magic: This indicates the file type and that it is an ELF file.

Class: Specifies that it is an ELF32 (32-bit) file.

Data: Indicates it is stored in little-endian format (least significant byte first).

*Version*: The version of the ELF format (in this case, version 1, which is the current version).

OS/ABI: Specifies that it is targeting a UNIX System V-based operating system.

ABI Version: The version of the ABI (Application Binary Interface) used (in this case, version 0).

Type: Indicates that it is an EXEC (Executable file).

*Machine*: Specifies the target architecture (ARM).

Entry point address: The memory address where program execution begins (0x8000194 in this case).

Start of program headers: The offset in the file where the program headers start (52 bytes into the file).

Start of section headers: The offset in the file where the section headers start (69004 bytes into the file).

Flags: Additional information about the file (Version5 EABI, softfloat ABI).

Size of this header: The size of the ELF header in bytes (52 bytes).

Size of program headers: The size of a program header entry in bytes (32 bytes).

Number of program headers: The number of program header entries (2 in this case).

Size of section headers: The size of a section header entry in bytes (40 bytes).

Number of section headers: The number of section header entries (13 in this case).

Section header string table index: The index of the section header string table.

#### **Section Headers:**

This section provides information about each section in the ELF file, including the section's name, type, address, offset in the file, size, and other flags. The section headers store details about the various sections present in the file, such as code, data, debugging information, symbol tables, and more.

#### **Program Headers:**

This section describes the program segments and their corresponding attributes in the executable. Program headers are used to specify the segments that need to be loaded into memory during program execution. It includes information like segment type, virtual address, physical address, file size, memory size, and alignment.

#### Section to Segment mapping:

This table shows the mapping between sections and program segments. It indicates which sections are included in each program segment. Segments are used during the loading of the executable into memory.

### Symbol table '.symtab':

This section contains entries for symbols present in the binary. Each entry includes information about the symbol's name, type, value (address), size, binding, visibility, and index.

#### Attribute Section: aeabi:

This section contains attribute information specific to the ARM architecture and follows the ARM EABI (Embedded Application Binary Interface) standard. It includes information about the CPU name, CPU architecture, CPU architecture profile, and the Thumb-2 ISA (Instruction Set Architecture) usage.

Overall, the output provides a comprehensive overview of the ELF file's structure and key information about sections, program headers, symbols, and attributes. This information is essential for the operating system and linking tools to load and execute the binary correctly.

Finally, we will look at a tool to list symbols in the file.

```
arm-none-eabi-nm main.elf | less
080001a0 t <u>__</u>start
20000400 B _estack
0800019c W ADC_IRQHandler
0800019c W BusFault_Handler
0800019c W DebugMon_Handler
0800019c T Default_Handler
0800019c W DMA1_Stream0_IRQHandler
0800019c W DMA1_Stream1_IRQHandler
0800019c W DMA1_Stream2_IRQHandler
0800019c W DMA1_Stream3_IRQHandler
0800019c W DMA1_Stream4_IRQHandler
0800019c W DMA1_Stream5_IRQHandler
0800019c W DMA1_Stream6_IRQHandler
0800019c W DMA1_Stream7_IRQHandler
0800019c W DMA2_Stream0_IRQHandler
0800019c W DMA2_Stream1_IRQHandler
0800019c W DMA2_Stream2_IRQHandler
0800019c W DMA2_Stream3_IRQHandler
0800019c W DMA2_Stream4_IRQHandler
0800019c W DMA2_Stream5_IRQHandler
0800019c W DMA2_Stream6_IRQHandler
0800019c W DMA2_Stream7_IRQHandler
0800019c W EXTIO_IRQHandler
0800019c W EXTI1_IRQHandler
0800019c W EXTI15_10_IRQHandler
0800019c W EXTI16_PVD_IRQHandler
0800019c W EXTI17_RTC_Alarm_IRQHandler
0800019c W EXTI18_OTG_FS_WKUP_IRQHandler
0800019c W EXTI2_IRQHandler
0800019c W EXTI22_RTC_WKUP_IRQHandler
0800019c W EXTI3_IRQHandler
0800019c W EXTI4_IRQHandler
0800019c W EXTI9_5_IRQHandler
0800019c W FLASH IROHandler
0800019c W HardFault_Handler
0800019c W I2C1_ER_IRQHandler
0800019c W I2C1_EV_IRQHandler
0800019c W I2C2_ER_IRQHandler
0800019c W I2C2_EV_IRQHandler
0800019c W I2C3_ER_IRQHandler
0800019c W I2C3_EV_IRQHandler
08000000 R isr_vector
0800019c W MemManage_Handler
0800019c W NMI_Handler
0800019c W OTG_FS_IRQHandler
0800019c W PendSV Handler
0800019c W RCC_IRQHandler
08000194 T Reset Handler
0800019c W SDIO_IRQHandler
0800019c W SPI1_IRQHandler
0800019c W SPI2_IRQHandler
0800019c W SPI3_IRQHandler
0800019c W SPI4_IRQHandler
0800019c W SVC_Handler
0800019c W SysTick Handler
0800019c W TAMP_STAMP_IRQHandler
```

```
0800019c W TIM1_BRK_TIM9_IRQHandle
0800019c W TIM1_CC_IRQHandler
0800019c W TIM1_TRG_COM_TIM11_IRQHandler
0800019c W TIM1_UP_TIM10_IRQHandler
0800019c W TIM2_IRQHandler
0800019c W TIM3_IRQHandler
0800019c W TIM4_IRQHandler
0800019c W TIM5_IRQHandler
0800019c W USART1_IRQHandler
0800019c W USART1_IRQHandler
0800019c W USART2_IRQHandler
0800019c W USART6_IRQHandler
```

#### Let's break this down.

The provided output represents the symbol table ('.symtab') of an ELF file, which contains information about various symbols present in the binary. Symbols are identifiers used in the code, such as functions, variables, and other program elements. Each symbol has associated attributes, including its name, value (address), size, type, binding, and visibility. Let's go through the output and explain the symbols:

# Symbols starting with '080001a0':

't \_\_start': This is a local symbol ('t' stands for 'text') with the name '\_\_start' located at address 0x080001a0. It is typically the entry point of the program.

# Symbols starting with '20000400':

'B \_estack': This is a global symbol ('B' stands for 'bss') with the name '\_estack' located at address 0x20000400. It represents the bottom of the stack (end of memory) in RAM.

## Symbols starting with '0800019c':

'W ADC\_IRQHandler': This is a weak global symbol ('W' stands for 'weak') with the name 'ADC\_IRQHandler' located at address 0x0800019c. It represents an interrupt service routine (ISR) for handling ADC interrupts.

'W BusFault\_Handler': This is a weak global symbol representing the Bus Fault Handler ISR.

'W DebugMon\_Handler': This is a weak global symbol representing the Debug Monitor Handler ISR.

'T Default\_Handler': This is a global symbol ('T' stands for 'text') representing the Default Handler ISR.

'W DMA1\_Stream0\_IRQHandler' to 'W DMA2\_Stream7\_IRQHandler': These are weak global symbols representing different DMA Stream ISRs. Symbol '08000000':

'R isr\_vector': This is a global symbol ('R' stands for 'read-only data') representing the start of the interrupt vector table (usually called 'isr\_vector') located at address 0x08000000.

Symbols starting with '08000194':

'T Reset\_Handler': This is a global symbol ('T' stands for 'text') representing the Reset Handler ISR located at address 0x08000194. Symbols starting with '0800019c':

'W SysTick\_Handler': This is a weak global symbol representing the SysTick Handler ISR.

'W TAMP\_STAMP\_IRQHandler': This is a weak global symbol representing an ISR for handling Tamper and TimeStamp interrupts.

'W TIM1\_BRK\_TIM9\_IRQHandle' to 'W TIM5\_IRQHandler': These are weak global symbols representing different TIMx (Timer) ISRs.

Symbols starting with '0800019d':

'W EXTIO\_IRQHandler' to 'W EXTI9\_5\_IRQHandler': These are weak global symbols representing different External Interrupt (EXTI) ISRs. Symbols starting with '0800019c':

'W FLASH\_IRQHandler': This is a weak global symbol representing the Flash memory interface ISR.

'W HardFault\_Handler': This is a weak global symbol representing the Hard Fault Handler ISR.

Symbols starting with '0800019c':

'W I2C1\_ER\_IRQHandler' to 'W I2C3\_EV\_IRQHandler': These are weak global symbols representing different I2C ISRs.

# Symbols starting with '0800019c':

'W NMI\_Handler': This is a weak global symbol representing the Non-Maskable Interrupt (NMI) Handler ISR.

'W OTG\_FS\_IRQHandler': This is a weak global symbol representing the USB On-The-Go Full-Speed (OTG\_FS) ISR.

# Symbols starting with '0800019c':

'W PendSV\_Handler': This is a weak global symbol representing the Pendable Service (PendSV) Handler ISR.

'W RCC\_IRQHandler': This is a weak global symbol representing the Reset and Clock Control (RCC) ISR.

# Symbols starting with '0800019c':

'W SDIO\_IRQHandler': This is a weak global symbol representing the Secure Digital Input/Output (SDIO) ISR.

'W SPI1\_IRQHandler' to 'W SPI4\_IRQHandler': These are weak global symbols representing different SPI (Serial Peripheral Interface) ISRs.

# Symbols starting with '0800019c':

'W SVC\_Handler': This is a weak global symbol representing the Supervisor Call (SVC) Handler ISR.

'W TIM1\_CC\_IRQHandler': This is a weak global symbol representing the Timer 1 Capture/Compare (TIM1\_CC) ISR.

# Symbols starting with '0800019c':

'W UsageFault\_Handler': This is a weak global symbol representing the Usage Fault Handler ISR.

'W USART1\_IRQHandler' to 'W USART6\_IRQHandler': These are weak global symbols representing different USART (Universal Synchronous/Asynchronous Receiver/Transmitter) ISRs.

These symbols represent the various interrupt service routines (ISRs) and handlers defined in the program. Each symbol's type and attributes are essential for the linker and debugger to correctly resolve and manage these symbols during the program's execution.

In our next chapter we will discuss the ARM Cortex-M registers.

# Chapter 6: ARM Cortex-M Registers

Today we will begin our examination into the Cortex-M non-peripheral registers.

The Cortex-M has the following non-peripheral registers.

17 General-Purpose Registers

- 1 Status Register
- 3 Interrupt Mask Registers

Of the 17 GP registers, R0 to R12 are completely free to work with to hold variable 32-bit data value you want.

In ARM architecture, R13 is known as the Stack Pointer (SP). In the context of Cortex-M processors (which are part of the ARM architecture), it serves a crucial role in managing the stack. The stack is a region of memory used to store information during the execution of a program, especially during function calls and interrupt handling.

Here's how the Stack Pointer (R13) is used and its significance:

**Stack Management**: The Stack Pointer (SP) is a special register that points to the top of the stack, which is the last address used on the stack. The stack typically grows from higher memory addresses to lower memory addresses. When the stack is empty, the SP points to the highest address of the stack space.

Function Calls: Before a function is called, the caller saves its return address (the address of the instruction following the function call) in the Link Register (LR). Additionally, if the function being called has any local variables or needs to save certain register values across the function call (such as R4-R11), it allocates space on the stack.

**Stack Frame**: Each function call creates a new "stack frame" on the stack. A stack frame is a block of memory that holds the function's return address, saved registers, and local variables. It helps keep track of the function's execution context.

**Nested Function Calls**: When a function calls another function (nested function calls), each function gets its own stack frame, allowing multiple instances of the same function to be active simultaneously without interfering with each other's data.

**Stack Management During Function Execution**: As a function executes, it can push additional data onto the stack or pop data off the stack as needed. For example, when a function makes a local variable, it typically allocates space on the stack, and when that variable goes out of scope (function exits), that space is deallocated.

**Stack Pointer Operations**: The Stack Pointer (SP) is automatically adjusted by hardware during stack push (store) and pop (load) operations. For example, when a value is pushed onto the stack, the SP is decremented to point to the next available memory location for the next push operation. Similarly, when a value is popped from the stack, the SP is incremented to release that memory location for future use.

In summary, the Stack Pointer (R13) plays a critical role in managing the stack and maintaining the execution context of a program during function calls and interrupt handling. It points to the top of the stack and is automatically adjusted during push and pop operations to allocate and deallocate space for function call information and local variables.

In the ARM architecture, R14 is the Link Register (LR). The Link Register is a core register in the ARM Cortex-M architecture and is essential for managing function calls and returning from subroutines (functions).

The significance of the Link Register (R14) lies in its role during function calls and returning from function calls:

Function Calls: Before a function call is made, the calling function (caller) typically stores its return address in the Link Register (LR). The return address is the memory address of the instruction following the function call instruction. By storing this address in the LR, the processor knows where to return once the called function (callee) completes its execution.

Function Prologue: When a function is called, it sets up its stack frame, which includes saving the current LR value on the stack along with any other relevant register values (e.g., R4-R11) that need to be preserved across the function call. This allows the called function to have its own local variables and not interfere with the caller's variables.

**Returning from Function Calls:** When the called function completes its execution, it uses the LR value stored in the stack frame to return control to the calling function. The processor loads the LR value

from the stack and jumps to the address stored in it, effectively resuming the execution of the calling function at the point just after the function call.

**Efficient Subroutine Calls**: The use of the LR as the return address allows for efficient subroutine calls, as it avoids the need to explicitly push the return address onto the stack before calling a function and then pop it back off afterward. This is particularly beneficial for embedded systems with limited resources like the STM32F401CCU6.

**Nested Function Calls**: In case of nested function calls (function A calls function B, which calls function C, and so on), the LR helps in maintaining the call chain. Each function call stores its return address in its respective LR, allowing for proper return flow when each function completes its execution.

Interrupt Handling: The LR is also crucial during interrupt handling. When an interrupt occurs, the processor automatically saves the current LR value onto the stack before jumping to the interrupt service routine (ISR). After the ISR completes its execution, it loads the LR value from the stack to return to the interrupted program flow.

In summary, the Link Register (R14) is a vital register in the STM32F401CCU6 microcontroller's ARM Cortex-M core. It facilitates function calls and returns, allowing for efficient subroutine calls and proper management of nested function calls and interrupt handling. Its use is critical for maintaining the execution flow and context in the system.

In the ARM archecture, R15 is the Program Counter (PC). The Program Counter is a core register in the ARM Cortex-M architecture, and its significance lies in its role in keeping track of the currently executing instruction and managing the program flow.

Here's the significance of the Program Counter (R15) in the STM32F401CCU6:

**Instruction Fetch**: The PC holds the memory address of the next instruction to be fetched and executed by the processor. During the fetch-execute cycle, the PC is used to fetch the instruction from memory, and after executing that instruction, the PC is automatically updated to point to the next instruction in memory.

**Sequential Execution**: As the name suggests, the Program Counter maintains the sequence of instruction execution. It ensures that the processor follows the correct order of instructions specified in the program, executing them one after the other.

**Branch and Jump Instructions**: When the processor encounters branch or jump instructions (e.g., B, BL, BX, BLX), the PC is modified to point to the target address specified by these instructions. This allows the processor to change the normal sequential flow of the program and jump to different parts of the code based on specific conditions or function calls.

**Subroutine Calls and Returns**: The PC plays a crucial role during subroutine calls and returns. When a subroutine is called (using BL or BLX), the PC is saved in the Link Register (LR), and the PC is then updated to the address of the subroutine. After the subroutine completes its execution, the PC is restored from the LR to resume execution at the instruction following the subroutine call (BL or BLX).

Interrupt Handling: During interrupt handling, the PC is automatically saved by the processor onto the stack when an interrupt occurs. This allows the processor to return to the interrupted program flow after handling the interrupt by restoring the PC from the stack.

**Exception Handling**: In addition to regular interrupts, the PC is also used in exception handling for various events such as faults, aborts, and system calls. The processor saves the PC onto the stack during exception entry and restores it during exception exit to resume normal program flow.

In summary, the Program Counter (R15) in the STM32F401CCU6 is fundamental for managing the program flow and instruction execution. It keeps track of the next instruction to be executed, allows for branching and jumping to different parts of the code, facilitates subroutine calls and returns, and plays a vital role during interrupt and exception handling. The correct operation of the Program Counter is essential for the proper execution of the program and overall system functionality.

In the ARM Cortex-M4 processor, including the STM32F401CCU6, the Program Status Register (PSR) contains important status and control information about the processor's current execution state. The PSR consists of three main fields:

**APSR (Application Program Status Register)**: This field contains various application program status flags, including the zero flag (Z), the negative flag (N), the carry flag (C), the overflow flag (V), and the Q flag (for saturation arithmetic).

**IPSR (Interrupt Program Status Register)**: This field indicates the exception number of the currently executing exception (interrupt or fault). In thumb mode, the IPSR is part of the PSR (XPSR) and indicates the current active exception number.

**EPSR (Execution Program Status Register)**: This field holds execution status flags such as the Thumb bit (T), the stack pointer selection bit (SPSEL), and the floating-point extension enable bit (FPCA).

For the specific STM32F401CCU6, we'll focus on the APSR and some relevant bits in the EPSR:

# **APSR (Application Program Status Register):**

N (Negative) Flag (Bit 31): Set when the result of an operation is negative. For example, after a subtraction where the result is less than zero.

Z (Zero) Flag (Bit 30): Set when the result of an operation is zero. For example, after a subtraction where the result is equal to zero.

C (Carry) Flag (Bit 29): Set when there is a carry or borrow out of the most significant bit in arithmetic and logical operations, such as addition or subtraction.

*V (Overflow) Flag (Bit 28)*: Set when a signed arithmetic operation results in overflow or underflow, indicating that the result does not fit within the available bits.

*Q* (Saturation) Flag (Bit 27): Set when saturation arithmetic is enabled (optional in ARM Cortex-M4) and an arithmetic operation results in saturation.

# **EPSR** (Execution Program Status Register):

T (Thumb Bit) (Bit 24): Set when the processor is in Thumb state. In the STM32F401CCU6, the processor operates mainly in Thumb state, which allows for more compact code and better power efficiency compared to ARM state.

SPSEL (Stack Pointer Select) Bit (Bit 1): Set to 0 when the main stack pointer (MSP) is selected and set to 1 when the process stack pointer (PSP) is selected. The processor can switch between these two stack pointers for different execution contexts.

FPCA (Floating-Point Context Active) Bit (Bit 2): Set to 0 when the Floating-Point Unit (FPU) context is not active and set to 1 when an FPU context is active. This bit indicates whether floating-point instructions can be executed.

These status flags are critical for conditional branching and controlling the flow of the program based on the results of arithmetic and logical operations. They also play a role in exception handling and debugging by providing information about the processor's current state.

Keep in mind that some features, such as the FPU and saturation arithmetic, are optional in the Cortex-M4 architecture and may not be present in all implementations, including the STM32F401CCU6. The specific implementation details can be found in the device's technical reference manual or datasheet.

In ARM assembly language, MRS stands for "Move from Special Register." It is an instruction used to read the value of a special register in the ARM Cortex-M processor. Special registers in the Cortex-M architecture are typically system control registers, status registers, or configuration registers that control various aspects of the processor's behavior or provide information about its current state.

The MRS instruction allows you to transfer the contents of a special register to a general-purpose register, where you can then perform further operations or use the value as needed in your program. The general syntax of the MRS instruction is as follows:

MRS <Rd>, <special\_register>

Here, <Rd> is the destination general-purpose register where the value of the special register will be stored, and <special\_register> represents the name of the special register you want to read.

For example, let's say you want to read the value of the APSR (Application Program Status Register) into R0. The instruction would look like this:

MRS R0, APSR

Similarly, you can read other special registers like IPSR (Interrupt Program Status Register), xPSR (Combined Program Status Register), MSP (Main Stack Pointer), PSP (Process Stack Pointer), and more.

It's important to note that accessing certain special registers might require privileged execution mode, and some registers may not be directly accessible in unprivileged mode. If the instruction is executed in unprivileged mode and the special register is not accessible, the behavior of the MRS instruction might result in an undefined operation or raise an exception.

To use special registers effectively, especially those related to system control and configuration, it's crucial to refer to the processor's reference manual or technical documentation to understand their purpose, accessibility, and potential side effects. Additionally, the availability and names of specific special registers may vary depending on the specific ARM Cortex-M processor variant being used.

In ARM assembly language, MSR stands for "Move to Special Register." It is an instruction used to write a value into a special register in the ARM Cortex-M processor. Special registers in the Cortex-M architecture are typically system control registers, status registers, or configuration registers that control various aspects of the processor's behavior or provide information about its current state.

The MSR instruction allows you to set the value of a special register using a value from a general-purpose register or an immediate value. The general syntax of the MSR instruction is as follows:

MSR <special\_register>, <Rn>

Here, <special\_register> represents the name of the special register you want to write to, and <Rn> is the source general-purpose register containing the value you want to write into the special register.

Alternatively, you can use an immediate value as the source to directly set the value of the special register. In this case, the syntax would be:

MSR <special\_register>, #<immediate\_value>

Here, <special\_register> represents the name of the special register you want to write to, and <immediate\_value> is the immediate value you want to set in the special register.

For example, if you want to set the value of the CONTROL register with the value in RO, the instruction would look like this:

MSR CONTROL, RO

Similarly, you can directly set the value of some special registers using an immediate value. For example, to set the PRIMASK (Priority Mask) register to 1, you can use:

MSR PRIMASK, #1

It's important to note that accessing certain special registers might require privileged execution mode, and some registers may not be directly writable in unprivileged mode. If the instruction is executed in unprivileged mode and the special register is not writable, the behavior of the MSR instruction might result in an undefined operation or raise an exception.

To use MSR effectively and safely, especially for system control and configuration, it's crucial to refer to the processor's reference manual or technical documentation to understand their purpose, accessibility, and potential side effects. Additionally, the availability and names of specific special registers may vary depending on the specific ARM Cortex-M processor variant being used.

In our next chapter we will discuss the ARM Thumb2 instruction set.

# Chapter 7: ARM Thumb2 Instruction Set

Today we will begin our examination into the ARM Thumb2 instruction set.

The ARM Cortex-M4 processor used in the STM32F401CCU6 microcontroller implements the ARMv7-M architecture, which includes the Thumb-2 instruction set. Thumb-2 is a compact 16-bit and 32-bit mixed instruction set that combines the benefits of both the 16-bit Thumb instructions and the 32-bit ARM instructions. It allows for more code density and improved performance compared to the older Thumb and ARM instruction sets.

The Thumb-2 instruction set includes various types of instructions, and I'll explain some of the key categories and examples below:

# **Data Processing Instructions:**

Add, Subtract, Multiply, and other arithmetic operations:

ADD Rd, Rn, Operand2: Adds the value in Rn to Operand2 and stores the result in Rd.

SUB Rd, Rn, Operand2: Subtracts the value in Operand2 from Rn and stores the result in Rd.

MUL Rd, Rn, Rm: Multiplies the values in Rn and Rm and stores the result in Rd.

#### Load and Store Instructions:

Load a value from memory into a register:

LDR Rd, [Rn, Offset]: Loads the value from memory at address Rn +
Offset into Rd.

Store a value from a register into memory: STR Rd, [Rn, Offset]: Stores the value from Rd into memory at address Rn + Offset.

#### **Branch Instructions:**

Unconditional branch:

B Label: Jumps to the instruction at Label.

Conditional branch:

BEQ/BNE/BGT/BLT, etc.: Branches to the Label if the specified condition is met.

#### **Control Flow Instructions:**

Subroutine Call:

BL Label: Calls the subroutine at Label and saves the return address in the link register (LR).

Return from Subroutine:

BX LR: Branches to the address stored in the link register, effectively returning from a subroutine.

## **Bit Manipulation Instructions:**

Set and Clear individual bits:

BSET/BCLR: Sets or clears a specific bit in a register.

#### Shift and Rotate Instructions:

Shift or rotate the bits in a register: LSL/LSR/ASR/ROR: Logical Shift Left/Right, Arithmetic Shift Right, Rotate Right.

#### Stack Instructions:

Push and Pop values from the stack:

PUSH: Pushes multiple registers onto the stack.

*POP*: Pops multiple registers from the stack.

These are just some examples of the Thumb-2 instructions available in the Cortex-M4 architecture. The Thumb-2 instruction set is designed to be efficient, enabling a good balance between code size and performance, which is especially crucial in microcontroller applications with limited resources.

The STM32F401CCU6 microcontroller's reference manual and Cortex-M4 Technical Reference Manual provide comprehensive information on the Thumb-2 instruction set and other architecture-specific details.

Directives are instructions used in assembly language programming to provide additional information to the assembler or linker. They don't represent machine instructions executed by the CPU; instead, they control how the assembler generates the machine code or how the

linker organizes the final executable code. These directives are specific to the assembler being used and may vary between different architectures and toolchains. Below are explanations of some commonly used directives:

## .space:

Syntax: .space size

Description: Reserves a block of memory of the specified size (in bytes) without initializing it. The memory is typically filled with zeros or left uninitialized, depending on the assembler and target architecture. This directive is useful for reserving space for variables or buffers.

#### .word:

Syntax: .word value1, value2, ...

Description: Initializes memory with a sequence of 32-bit (4-byte) values. Each value listed after the .word directive is stored consecutively in memory. For example, .word 10, 20, 30 would store the values 10, 20, and 30 in consecutive memory locations.

#### .section:

Syntax: .section section\_name [, "flags"]

Description: Specifies a section or segment for the following code or data. A section is a logical unit used for grouping related code or data together. The optional "flags" argument can be used to provide additional information about the section, such as its permissions, alignment, etc.

#### .global or .globl:

Syntax: .global symbol or .globl symbol

Description: Declares a symbol as global, meaning it can be accessed from other source files or object files. This is necessary when you want to use a symbol defined in one source file in another source file.

#### .equ:

Syntax: .equ symbol, expression

Description: Defines a symbol with a constant value. The value of the symbol is computed based on the provided expression. For example, .equ my\_constant, 42 would define the symbol my\_constant with the value 42.

#### .align:

Syntax: .align alignment

Description: Adjusts the alignment of the following code or data to the specified value. The alignment value should be a power of 2, and the assembler inserts padding bytes, if necessary, to ensure that the next address is aligned correctly.

# .text, .data, .bss, .rodata, etc.:

These are section names used to specify the type of data or code that follows. For example, .text is used for executable code, .data for initialized data, .bss for uninitialized data, and .rodata for readonly data.

It's important to note that the specific directives and their syntax may vary depending on the assembler and target architecture being used. The examples provided above are generic and may not represent the exact syntax used in a specific assembly language or toolchain. Therefore, it's essential to refer to the documentation of the assembler and the specific target architecture for accurate and upto-date information.

In our next chapter we will discuss load & store instructions.

# Chapter 8: Load & Store Instructions

Now the fun begins as we get to dive back into coding!

Let's get our project setup below and copy over our template.

cd stm32f401ccu6-projects
mkdir 0x0002-load\_and\_store\_instructions
cd 0x0002-load\_and\_store\_instructions
cp ..\0x0001-template\main.s .
cp ..\0x0001-template\stm32f401ccux.ld .

In ARM assembly language, the LDR (Load Register) and STR (Store Register) instructions are used to load data from memory into a register and store data from a register into memory, respectively. These instructions are fundamental for accessing data in memory and are essential for various tasks in programming, such as reading and writing variables, arrays, and structures.

# LDR (Load Register):

Syntax: LDR Rd, [Rn, #Offset]

Description: The LDR instruction loads a 32-bit word from memory into a register. The address to load from is computed as the sum of the base register Rn and the immediate offset Offset. The result is stored in the destination register Rd.

# Example:

LDR R1, [R0, #4]

This instruction loads a 32-bit word from the memory address stored in R0 + 4 bytes into register R1.

Note: On the Cortex-M4, the Offset must be a multiple of 4, as it deals with 32-bit words.

#### STR (Store Register):

Syntax: STR Rd, [Rn, #Offset]

Description: The STR instruction stores the contents of a register into memory. The address to store into is computed as the sum of the base register Rn and the immediate offset Offset. The data in the source register Rd is stored in memory.

#### Example:

STR R1, [R0, #8]

This instruction stores the contents of register R1 into the memory address stored in R0 + 8 bytes.

Note: On the Cortex-M4, the Offset must be a multiple of 4, as it deals with 32-bit words.

### LDR and STR with Immediate Offset:

Both LDR and STR instructions can use an immediate offset (positive or negative) to access memory locations relative to the base register.

# Example:

LDR R2, [R3, #12]

This instruction loads a 32-bit word from the memory address stored in R3 + 12 bytes into register R2.

STR R4, [R5, #-16]

This instruction stores the contents of register R4 into the memory address stored in R5 - 16 bytes.

# LDR and STR with Register Offset:

The LDR and STR instructions can also use a register as an offset to access memory locations.

#### Example:

LDR R6, [R7, R8]

This instruction loads a 32-bit word from the memory address stored in R7 + the value stored in R8 into register R6.

STR R9, [R10, -R11]

This instruction stores the contents of register R9 into the memory address stored in R10 - the value stored in R11.

These instructions are essential for data manipulation and memory access in ARM assembly language programming. It's important to ensure that memory addresses are correctly calculated and aligned, especially on the Cortex-M4 architecture, which requires 32-bit word alignment. Also, pay attention to the source and destination registers to avoid overwriting critical data during memory operations.

Let's edit **main.s** and if you are unfamiliar with VIM please watch this video. <a href="https://youtu.be/ggSyF1SVFr4">https://youtu.be/ggSyF1SVFr4</a>

```
* FILE: main.s
    DESCRIPTION:
    This file contains the assembly code for a simple load and store firmware example utilizing the STM32F401CC6 microcontroller.
   AUTHOR: Kevin Thomas
    CREATION DATE: July 21, 2023
  * UPDATE Date: July 21, 2023
  * ASSEMBLE AND LINK w/ SYMBOLS:
    1. arm-none-eabi-as -g main.s -o main.o
2. arm-none-eabi-ld main.o -o main.elf -T stm32f401ccux.ld
3. openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
ASSEMBLE AND LINK w/o SYMBOLS:
 * 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-ld main.o -o main.elf -T stm32f401ccux.ld

* 3. arm-none-eabi-objcopy -O binary --strip-all main.elf main.bin

* 3. openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg -c "program main.bin verify reset exit"
  * DEBUG w/ SYMBOLS:
 * 1. openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg * 2. arm-none-eabi-gdb main.elf * 3. target remote :3333 * 4. monitor reset halt
  * DEBUG w/o SYMBOLS:
 * 1. openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg
 * 2. arm-none-eabi-gdb main.bin
* 3. target remote :3333
  * 4. monitor reset halt
  * 5. x/8i $pc
.syntax unified
.cpu cortex-m4
 * Provide weak aliases for each Exception handler to the Default_Handler.
 * As they are weak aliases, any function with the same name will override
    this definition.
.macro weak name
   .global \name
    .weak \name
   .thumb_set \name, Default_Handler
.word \name
 * The STM32F401CCUx vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000.
.global isr_vector
.section .isr_vector, "a"
.type isr_vector, %object
isr_vector:
    .word _estack
    .word Reset_Handler
    weak NMI_Handler
weak HardFault_Handler
     weak MemManage_Handler
    weak BusFault Handler
     weak UsageFault_Handler
    .word 0
   .word 0
    .word 0
    .word 0
     weak SVC_Handler
    weak DebugMon_Handler
    weak PendSV_Handler
weak SysTick_Handler
   weak Systick_nameter
.word 0
weak EXTI16_PVD_IRQHandler
weak TAMP_STAMP_IRQHandler
weak EXTI22_RTC_WKUP_IRQHandler
                                                                                                 // EXTI Line 16 interrupt /PVD through EXTI line detection interrupt
                                                                                                 // EXTI Line 10 Interrupt / Enrough EXTI Line detection Interrupt
// Tamper and TimeStamp interrupts through the EXTI line
// EXTI Line 22 interrupt /RTC Wakeup interrupt through the EXTI line
// FLASH global interrupt
     weak FLASH_IRQHandler
    weak RCC_IRQHandler weak EXTIO_IRQHandler
                                                                                                 // RCC global interrupt
// EXTI LineO interrupt
    weak EXTI1_IRQHandler weak EXTI2_IRQHandler
                                                                                                 // EXTI Line1 interrupt
// EXTI Line2 interrupt
     weak EXTI3_IRQHandler
                                                                                                 // EXTI Line3 interrupt
                                                                                                 // EXTI Line4 interrupt
// DMA1 Stream0 global interrupt
// DMA1 Stream1 global interrupt
// DMA1 Stream2 global interrupt
    weak EXTI4_IRQHandler weak DMA1_Stream0_IRQHandler
    weak DMA1_Stream1_IRQHandler weak DMA1_Stream2_IRQHandler
     weak DMA1_Stream3_IRQHandler
                                                                                                 // DMA1 Stream3 global interrupt
    weak DMA1_Stream4_IRQHandler weak DMA1_Stream5_IRQHandler
                                                                                                 // DMA1 Stream4 global interrupt
// DMA1 Stream5 global interrupt
     weak DMA1 Stream6 IRQHandler
                                                                                                 // DMA1 Stream6 global interrupt
```

```
weak ADC_IRQHandler
                                                                                                                  // ADC1 global interrupt
                                                                                                                  // Reserved
    .word 0
                                                                                                                 // Reserved
// Reserved
    .word 0
                                                                                                                // Reserved
// Reserved
// Reserved
// Reserved
// Reserved
// EXTI Line[9:5] interrupts
// TIM1 Break interrupt and TIM9 global interrupt
// TIM1 Update interrupt and TIM10 global interrupt
// TIM1 Trigger and Commutation interrupts and TIM11 global interrupt
// TIM2 global interrupt
// TIM3 global interrupt
// TIM4 global interrupt
// IZC1 event interrupt
// I2C1 error interrupt
// I2C2 error interrupt
// SPI1 global interrupt
// SPI2 global interrupt
// SPI2 global interrupt
// SPI2 global interrupt
// SART2 global interrupt
// Reserved
// Reserved
    .word 0
    word 0
weak EXTI9_5_IRQHandler
weak TIM1_BRK_TIM9_IRQHandle
weak TIM1_UP_TIM10_IRQHandler
weak TIM1_TRG_COM_TIM11_IRQHandler
     weak TIM1_CC_IRQHandler
weak TIM2_IRQHandler
     weak TIM3_IRQHandler
     weak TIM4_IRQHandler weak I2C1_EV_IRQHandler
    weak 12C1_EP_IRQHandler
weak 12C2_EV_IRQHandler
weak 12C2_ER_IRQHandler
weak SPI1_IRQHandler
weak SPI2_IRQHandler
     weak USART1_IRQHandler weak USART2_IRQHandler
                                                                                                                 // Reserved
// EXTI Line[15:10] interrupts
    .word 0
     weak EXTI15_10_IRQHandler
    weak EXTI17_RTC_Alarm_IRQHandler weak EXTI18_OTG_FS_WKUP_IRQHandler
                                                                                                                 // EXTI Line 17 interrupt / RTC Alarms (A and B) through EXTI line interrupt
// EXTI Line 18 interrupt / USBUSB OTG FS Wakeup through EXTI line interrupt
    word 0
                                                                                                                  // Reserved
    .word 0
                                                                                                                  // Reserved
    .word 0
                                                                                                                 // Reserved
// DMA1 Stream7 global interrupt
    weak DMA1_Stream7_IRQHandler
                                                                                                                 // Reserved
// SDIO global interrupt
// TIM5 global interrupt
    weak SDIO_IRQHandler
weak TIM5_IRQHandler
     weak SPI3_IRQHandler
                                                                                                                 // SPI3 global interrupt
// Reserved
    .word 0
                                                                                                                 // Reserved
// Reserved
    word 0
    .word 0
    .word 0
                                                                                                                  // Reserved
                                                                                                                 // DMA2 Stream0 global interrupt
// DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
// DMA2 Stream3 global interrupt
     weak DMA2 StreamO TROHandler
     weak DMA2_Stream1_IRQHandler
    weak DMA2_Stream2_IRQHandler weak DMA2_Stream3_IRQHandler
                                                                                                                 // DMA2 Stream4 global interrupt
// Reserved
     weak DMA2_Stream4_IRQHandler
    .word 0
    .word 0
                                                                                                                  // Reserved
                                                                                                                 // Reserved
// Reserved
    .word 0
    .word 0
                                                                                                                 // Reserved
// Reserved
    .word 0
    .word 0
                                                                                                                 // Reserveu
// USB On The Go FS global interrupt
// DMA2 Stream5 global interrupt
// DMA2 Stream6 global interrupt
// DMA2 Stream7 global interrupt
// USART6 global interrupt
     weak OTG_FS_IRQHandler
weak DMA2_Stream5_IRQHandler
     weak DMA2_Stream6_IRQHandler
    weak DMA2_Stream7_IRQHandler
weak USART6_IRQHandler
    weak I2C3_EV_IRQHandler weak I2C3_ER_IRQHandler
                                                                                                                 // I2C3 event interrupt
// I2C3 error interrupt
                                                                                                                 // Reserved
// Reserved
    .word 0
    .word 0
                                                                                                                 // Reserved
// Reserved
    .word 0
    word 0
                                                                                                                  // Reserved
    .word 0
                                                                                                                 // Reserved
// Reserved
    .word 0
    .word 0
    .word 0
                                                                                                                 // Reserved
// Reserved
    .word 0
    .word 0
     weak SPI4_IRQHandler
                                                                                                                  // SPI4 global interrupt
.section .text
 ^{\star} @brief  

This code is called when processor starts execution.
                    This is the code that gets called when the processor first starts execution following a reset event. Only the absolutely
                    necessary set is performed, after which the application
                    supplied main() routine is called.
    @retval None
.type Reset_Handler, %function .global Reset_Handler
Reset_Handler:
  LDR R0, =_estack
MOV SP, R0
            __start
   BL
 * @brief This code is called when the processor receives and unexpected interrupt.
                    This is the code that gets called when the processor receives an unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
```

```
* @param None
 * @retval None
.type Default_Handler, %function
.global Default_Handler
Default_Handler:
  BKPT
  B.N Default_Handler
* @brief Entry point for initialization and setup of specific functions.
            This function is the entry point for initializing and setting up specific functions.
            It calls other functions to enable certain features and then enters a loop for further execution.
   @param None
   @retval None
 type __start, %function
_start:
.type
 LDR R0, =0x40023830
LDR R1, [R0]
ORR R1, #(1<<0)
                                                                   // load address of RCC_AHB1ENR register // load value inside RCC_AHB1ENR register \,
                                                                   // set the GPIOAEN bit
  STR R1, [R0]
                                                                   // store value into RCC AHB1ENR register
                                                                   // branch infinite loop
```

The above contains the entire code of the firmware. What we are most interested in is what gets executed in the \_\_start function.

Let's explain what is going on by first assembling then linking and finally flashing to our MCU.

```
arm-none-eabi-as -g main.s -o main.o

arm-none-eabi-ld main.o -o main.elf -T stm32f401ccux.ld

openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
```

Now let's fire up our debugger to peek inside!

#### Terminal 1:

openocd -f interface/stlink-v2.cfg -f target/stm32f4x.cfg

#### Terminal 2:

```
arm-none-eabi-gdb main.elf
target remote :3333
monitor reset halt
```

Now that we are inside the firmware, lets set a breakpoint on our \_\_start function which is what is directly executed after the Reset Handler. Let's continue and disassemble.

```
0x080001a8 <+8>: str r1, [r0, #0]
0x080001aa <+10>: b.n 0x80001aa <_start+10>
0x080001ac <+12>: lsls r0, r0, #16
0x080001ae <+14>: movs r0, #0
0x080001b2 <+16>: subs r0, #48; 0x30
0x080001b2 <+18>: ands r2, r0
End of assembler dump.
```

The first thing we notice is our code is currently about to execute 0x080001a0 as you see the => before the address.

The ARM assembly instruction ldr r0, [pc, #12] is used to load a word (32-bit value) from memory into register r0. Let's break down the instruction step by step:

ldr: This is the mnemonic for the Load (LDR) instruction. It is used to load a value from memory into a register.

**r0**: This is the destination register where the value will be loaded. In this case, the value from memory will be loaded into register r0.

[pc, #12]: This is the memory address from where the value will be loaded. The square brackets [] indicate that it's an indirect memory access. pc stands for the Program Counter, which points to the current instruction address. #12 is an immediate offset value, meaning it is a constant value that is added to the pc to calculate the memory address.

To understand how this instruction works, you need to consider the addressing mode and the memory layout of the ARM processor.

### Addressing Mode:

In this instruction, the addressing mode used is [pc, #12], which is known as PC-relative addressing mode. It allows you to access data in memory relative to the current instruction address (PC).

# **Memory Layout (Little-Endian):**

In ARM processors, data is stored in memory in little-endian format. This means that the least significant byte of a word is stored at the lower memory address, and the most significant byte is stored at the higher memory address.

Explanation of the Instruction:

The instruction ldr r0, [pc, #12] is executed.

The value of the Program Counter (PC) is determined, which points to the address of the current instruction.

An offset of 12 bytes is added to the PC to calculate the memory address from which the word will be loaded.

The word value (32 bits) located at the calculated memory address is loaded into register r0.

Assuming that the current instruction's address (PC) is 0x08001234, the memory address accessed by this instruction would be 0x08001234 + 12 = 0x08001240.

For example, if the memory at address 0x08001240 contains the value 0xABCD1234, then the ldr r0, [pc, #12] instruction will load 0xABCD1234 into register r0.

Note: The actual memory address accessed by the instruction depends on the current PC and the value of the offset (#12). The offset value can be positive or negative, depending on the instruction's location relative to the data being accessed.

Let's first see what value is inside RO.

```
(gdb) i r r0
r0 0x20000400 536871936
```

We see 0x20000400 in hex. We need to remember that in the Reset\_Handler, we in fact move the value of \_estack into R0 so that is where this value is coming from.

Let's si once and see what happens to R0 once we execute the LDR instruction.

```
(gdb) si
209 LDR R1, [R0] // load value inside RCC_AHB1ENR register
(gdb) i r r0
r0 0x40023830 1073887280
```

We see that RO now holds the address of 0x40023830.

If we do another disassembly we can see that our PC moved up to the next instruction and we will see a new line => being pointed to.

We are about to execute the next instruction. We see that whatever is inside R0 with an offset of 0 will be placed into R1.

Keep in mind, we know that R0 holds a memory address however when we use [] this will take the value inside the memory address and then store that into R1. Let's examine!

```
(gdb) si 210 ORR R1, #(1<<0) // set the GPIOAEN bit (gdb) i r r1 r1 0x0 0
```

So it is clear that the initial value inside the memory address of 0x40023830 is 0x00.

The very next instruction is the ORR instruction to which we are going to set the 0 bit, as there are 32 total bits in this register starting from 0 and ending on 31, to 1.

We use ORR to set that  $0^{\text{th}}$  bit to 1 without disturbing any other bit status as our debug shows orr.w r1, r1, #1 which is the same thing as our code which is ORR R1, #(1<<0). Lets take a moment and understand what is going on here.

Let's break down the ARM assembly instruction ORR R1, #(1 << 0) step by step:

ORR: This is the mnemonic for the ORR (OR with immediate) instruction. It performs a bitwise OR operation between the contents of a register and an immediate value (constant) and stores the result in the destination register.

R1: This is the destination register. The result of the OR operation will be stored in register R1.

#(1<<0): This is the immediate value being used as the second operand in the ORR instruction. (1<<0) means 1 is left-shifted 0 bits, which essentially means the immediate value is 1. In other words, it's the binary number 00000001.

Now let's understand the operation:

The ORR instruction performs a bitwise OR operation between the contents of register R1 (the destination register) and the immediate value 1.

The bitwise OR operation takes two binary numbers and produces a result where each bit in the result is 1 if at least one of the

corresponding bits in the two input numbers is 1. Otherwise, the bit in the result is 0.

Let's consider the binary representation of the initial value in register R1 (before the OR operation) and the immediate value 1:

Performing the bitwise OR operation:

```
Result: 00000000 00000000 00000000 00000001
```

The result of the OR operation is 1 (binary 00000001).

Finally, the value 1 is stored back in register R1.

So, after executing ORR R1, #(1<<0), register R1 will contain the value 1.

This operation is commonly used in embedded systems programming to set specific bits in a register or a memory-mapped hardware control register. By using the ORR instruction with specific immediate values, you can set individual bits in a register to enable or disable specific functionalities or configurations.

Let's disassemble and prove this.

Now we are going to take our value in R1 which is 0x01 and store that into the value that is stored in R0.

```
(gdb) si
212 B . // branch infinite loop
(gdb) i r r0
r0 0x40023830 1073887280
(gdb) x/x $r0
0x40023830: 0x00000001
```

The x/x \$r0 means, tell me the value inside the address which R0 points to and in this case it is 0x01.

Now we know that 0x40023830 is one of our peripheral addresses that communicates over the system bus. We an also examine that the value at this address has in fact been changed.

```
(gdb) x/x 0x40023830
0x40023830: 0x00000001
```

As you are hopefully starting to see is that you have ABSOLUTE domain over this MCU as there is NOTHING that we are not covering or not understanding.

Software abstractions are necessary in rapid development however are a cancer for TRULY understanding what is ACTUALLY going on under the hood and therefore the reason why I spend years writing free books to help educate and teach the realities of how things work especially when we are under attack from every thing cyber!

Getting off my soapbox, we can also literally set values within the peripheral registers directly!

Imagine we have a debug session into a foreign IoT device and this address controls the GPIOA access to the clock such that if we disable it, it will render all GPIOA instructions useless and will NOT cause an error!

IMAGINE THE POWER YOU HAVE WITH THIS KNOWLEDGE! You could disable a warning light, LED or anything for that matter.

Lets prove this!

We know 0x40023830 currently has the value 0x01.

(gdb) x/x 0x40023830 0x40023830: 0x00000001

Let's hack this live!

(gdb) set \*(0x40023830) = 0x00

Now the moment of truth!

(gdb) x/x 0x40023830 0x40023830: 0x00000000

WOOHOO! We did it! In addition no one would be the wiser!

At this point I would highly encourage you to research Stuxnet if you have not already ;)

These skills that you are learning will help protect and manipulate IoT devices in the wild and this skill is ESSENTIAL to our survival!

In our next lesson we will learn about constants and literals.