

FIRST EDITION - 0.1 release

Kevin Thomas Copyright © 2023 My Techno Talent

## Forward

### Why Assembler?

"There are a good deal of mature and up-and-coming programming languages that abstract away so much of the low-level details that can help develop a project in record time!"

Why Assembler?

"ChatGPT is just going to program everything and we don't have to worry about all this low-level implementation or really anything for that matter!"

Why Assembler?

The world of IoT is simply immeasurable. IoT devices are literally everywhere and the amount of connected devices are growing at a rate faster than global population.

With the explosion of IoT medical devices, industrial control systems and the immeasurable amount of SMART devices, the priority of understanding embedded architecture is critical for human survival.

We will use a STM32F401CCU6 microcontroller in this course to which I will provide a link if you do not already have such a device.

Below are items you will need for this book.

#### STM32F401CCU6

https://www.amazon.com/SongHe-STM32F401-Development-STM32F401CCU6-Learning/dp/B07XBWGF9M

ST-Link V2 Emulator Downloader Programmer <a href="https://www.amazon.com/HiLetgo-Emulator-Downloader-Programmer-STM32F103C8T6/dp/B07SQV6VLZ">https://www.amazon.com/HiLetgo-Emulator-Downloader-Programmer-STM32F103C8T6/dp/B07SQV6VLZ</a>

NUCLEO-F401RE Development Board (optional for last chapter) <a href="https://www.amazon.com/NUCLEO-F401RE-Nucleo-64-Development-STM32F401RE-connectivity/dp/B07JYBPWN4">https://www.amazon.com/NUCLEO-F401RE-Nucleo-64-Development-STM32F401RE-connectivity/dp/B07JYBPWN4</a>

HiLetgo ULN2003 Stepper Motor (optional for last chapter) <a href="https://www.amazon.com/HiLetgo-ULN2003-28BYJ-48-Stepper-4-phase/dp/B00LPK0E5A">https://www.amazon.com/HiLetgo-ULN2003-28BYJ-48-Stepper-4-phase/dp/B00LPK0E5A</a>

Dtech USB to TTL Serial Cable (optional for last chapter) <a href="https://www.amazon.com/Serial-Adapter-Signal-Prolific-Windows/dp/B07R8BQYW1">https://www.amazon.com/Serial-Adapter-Signal-Prolific-Windows/dp/B07R8BQYW1</a>

DSD TECH HM-11 Bluetooth 4.0 BLE Module (optional for last chapter) <a href="https://www.amazon.com/DSD-TECH-Bluetooth-Compatible-Devices/dp/">https://www.amazon.com/DSD-TECH-Bluetooth-Compatible-Devices/dp/</a>
B07CHNJ10N

Electronics Soldering Iron Kit

https://www.amazon.com/Electronics-Adjustable-Temperature-Controlled-Thermostatic/dp/B0B28JQ95M

Premium Breadboard Jumper Wires

https://www.amazon.com/Keszoox-Premium-Breadboard-Jumper-Raspberry/dp/B09F6X3N79

Breadboard Kit

https://www.amazon.com/Breadboards-Solderless-Breadboard-Distribution-Connecting/dp/B07DL13RZH

5mm LED Light Assorted Kit

https://www.amazon.com/Gikfun-Assorted-Arduino-100pcs-EK8437/dp/B01ER728F6

100 OHM Resistors

https://www.amazon.com/EDGELEC-Resistor-Tolerance-Multiple-Resistance/dp/B07QG1VL1Q

6x6x5mm Momentary Tactile Tact Push Button Switches <a href="https://www.amazon.com/QTEATAK-Momentary-Tactile-Button-Switch/dp/B07VSNN9S2">https://www.amazon.com/QTEATAK-Momentary-Tactile-Button-Switch/dp/B07VSNN9S2</a>

DSD TECH HM-11 Bluetooth 4.0 BLE Module <a href="https://www.amazon.com/DSD-TECH-Bluetooth-Compatible-Devices/dp/B07CHNJ1QN">https://www.amazon.com/DSD-TECH-Bluetooth-Compatible-Devices/dp/B07CHNJ1QN</a>

ESP8266 ESP-01 Serial WiFi Wireless Transceiver <a href="https://www.amazon.com/HiLetgo-Wireless-Transceiver-Development-Compatible/dp/8010N1R0QS">https://www.amazon.com/HiLetgo-Wireless-Transceiver-Development-Compatible/dp/8010N1R0QS</a>

Let's begin...

## Table Of Contents

Chapter 1: Toolchain
Chapter 2: Architecture Basics
Chapter 3: Vector Table
Chapter 4: Linker Script
Chapter 5: ELF File Analysis
Chapter 6: ARM Cortex-M Registers
Chapter 7: ARM Thumb2 Instruction Set
Chapter 8: Load & Store Instructions
Chapter 9: Constants & Literal Values
Chapter 10: Conditional Execution
Chapter 11: Functions, Interrupts, UART & STUXNET Simulation!

## Chapter 1: Toolchain

We first need to have a toolchain to which to develop our microcontroller software. The links below are for Windows-based operating systems. If you are on MAC or Linux you can simply brew install or apt-get the same applications.

https://developer.arm.com/downloads/-/gnu-rm

Let's download OpenOCD.

https://gnutoolchains.com/arm-eabi/openocd

Let's download VIM.

https://www.vim.org/download.php

Once installed, let's create a simple project. It is not critical that you understand how this simple program works but only that it compiles as this will be a very long journey.

I want to emphasize, this chapter is ONLY about ensuring the toolchain works. It will take several chapters to dive into what is exactly happening but first lets make sure we are functioning as expected.

mkdir stm32f401ccu6-projects cd stm32f401ccu6-projects mkdir 0x0001-template cd 0x0001-template vim main.s

Type in the following code and save as **main.s** and if you are unfamiliar with VIM please watch this video.

```
https://youtu.be/ggSyF1SVFr4
```

```
* FILE: main.s

* DESCRIPTION:

* This file contains the assembly code for a boilerplate firmware

* utilizing the STM32F401CC6 microcontroller.

* AUTHOR: Kevin Thomas

* CREATION DATE: March 3, 2024

* UPDATE DATE: March 31, 2024

* WPDATE DATE: March 31, 2024

* ASSEMBLE AND LINK w/ SYMBOLS:

* 1. arm-none-eabi-ab - g main.s - o main.o

* 2. arm-none-eabi-ld main.o - o main.elf -T STM32F401CCUX_FLASH.ld

* 3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"

* ASSEMBLE AND LINK w/o SYMBOLS:

* 1. arm-none-eabi-ab - g main.s - o main.o

* 2. arm-none-eabi-ld main.o - o main.elf -T STM32F401CCUX_FLASH.ld

* 3. arm-none-eabi-ld main.o - o main.elf -T STM32F401CCUX_FLASH.ld

* 3. arm-none-eabi-objcopy -O binary --strip-all main.elf main.bin

* 3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.bin 0x08000000 verify reset exit"

* DEBUG w/ SYMBOLS:

* 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

* 2. arm-none-eabi-gdb main.elf

* 3. target remote :3333
```

```
* 4. monitor reset halt
 * 5. l
 * 5. L

* DEBUG w/o SYMBOLS:

* 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

* 2. arm-none-eabi-gdb main.bin

* 3. target remote :3333

* 4. monitor reset halt

* 5. v/oi for
  * 5. x/8i $pc
.syntax unified
.cpu cortex-m4
.fpu softvfp
.thumb
/** ^{\star} The start address for the .data section defined in linker script. ^{\star}/
.word _sdata
/** $^{\prime}$ The end address for the .data section defined in linker script. ^{\ast}/
.word _edata
^{/\star\star} ^{\star} The start address for the initialization values of the .data section defined in linker script. ^{\star}/
.word _sidata
.word _sbss
/** \mbox{\ }^{\star\star} The end address for the .bss section defined in linker script. \mbox{\ }^{\star\prime}
.word _ebss
/**
 * Provide weak aliases for each Exception handler to the Default_Handler. As they are weak aliases, any function
 * with the same name will override this definition.
 */
.macro weak name
.global \name
  .weak \name
.thumb_set \name, Default_Handler
   .word \name
.section .isr_vector, "a"
 * The STM32F401CCUx vector table. Note that the proper constructs must be placed on this to ensure that it ends up 
* at physical address 0x000000000.
.global isr_vector
.type isr_vector, %object
isr_vector:
    .word _estack
    .word Reset_Handler
    weak NMI_Handler
    weak HardFault_Handler
    weak MemManage_Handler
weak BusFault_Handler
    weak UsageFault_Handler
   .word 0
   .word 0
   .word 0
   .word 0
    weak SVC_Handler
    weak DebugMon_Handler
    .word 0
    weak PendSV_Handler
    weak SysTick_Handler
   .word 0
    weak EXTI16_PVD_IRQHandler
                                                                                  // EXTI Line 16 interrupt PVD through EXTI line detection
                                                                                 // EXII Line 16 Interrupt PVD through EXII line detection
// Tamper and TimeStamp interrupts through the EXII line
// EXII Line 22 interrupt RTC Wakeup interrupt, EXII line
// FLASH global interrupt
// EXII Line0 interrupt
    weak TAMP_STAMP_IRQHandler weak EXTI22_RTC_WKUP_IRQHandler
    weak FLASH_IRQHandler
    weak RCC_IRQHandler
    weak EXTIO_IRQHandler
                                                                                  // EXTI Line1 interrupt
// EXTI Line2 interrupt
    weak EXTI1_IRQHandler weak EXTI2_IRQHandler
    weak EXTI3 IROHandler
                                                                                  // EXTI Line3 interrupt
```

```
// EXTI Line4 interrupt
// DMA1 Stream0 global interrupt
// DMA1 Stream1 global interrupt
// DMA1 Stream2 global interrupt
     weak EXTI4_IRQHandler weak DMA1_Stream0_IRQHandler
     weak DMA1_Stream1_IRQHandler
weak DMA1 Stream2 IRQHandler
                                                                                                         // DMA1 Stream3 global interrupt
// DMA1 Stream4 global interrupt
// DMA1 Stream5 global interrupt
     weak DMA1_Stream3_IRQHandler
     weak DMA1 Stream4 IROHandler
     weak DMA1_Stream5_IRQHandler
                                                                                                         // DMA1 Stream6 global interrupt
// ADC1 global interrupt
     weak DMA1_Stream6_IRQHandler
     weak ADC_IRQHandler
                                                                                                         // reserved
// reserved
    .word 0
    .word 0
    .word 0
                                                                                                         // reserved
    word 0
                                                                                                         // reserved
                                                                                                        // reserved
// EXTI Line[9:5] interrupts
// TIM1 Break interrupt and TIM9 global interrupt
// TIM1 Update interrupt and TIM10 global interrupt
// TIM1 T/C interrupts, TIM11 global interrupt
// TIM1 Capture Compare interrupt
// TIM2 global interrupt
// TIM3 global interrupt
// TIM4 global interrupt
// TIM4 global interrupt
// TIM4 global interrupt
     weak EXTI9_5_IRQHandler
     weak TIM1_BRK_TIM9_IRQHandle weak TIM1_UP_TIM10_IRQHandler
     weak TIM1_TRG_COM_TIM11_IRQHandler
weak TIM1_CC_IRQHandler
weak TIM2_IRQHandler
     weak TIM3 IRQHandler
     weak TIM4_IRQHandler
     weak I2C1_EV_IRQHandler
weak I2C1_ER_IRQHandler
                                                                                                         // I2C1 event interrupt
// I2C1 error interrupt
                                                                                                        // I2C1 error interrupt
// I2C2 event interrupt
// I2C2 error interrupt
// SPI1 global interrupt
// SPI2 global interrupt
// USART1 global interrupt
// USART2 global interrupt
// reserved
     weak I2C2_EV_IRQHandler
     weak I2C2 ER IROHandler
     weak SPI1_IRQHandler
     weak SPI2_IRQHandler weak USART1_IRQHandler
     weak USART2_IRQHandler
    .word 0
     weak EXTI15_10_IRQHandler
weak EXTI17_RTC_Alarm_IRQHandler
weak EXTI18_OTG_FS_WKUP_IRQHandler
                                                                                                         // EXTI Line[15:10] interrupts
// EXTI Line 17 interrupt / RTC Alarms (A and B) EXTI
// EXTI Line 18 interrupt / USBUSB OTG FS Wakeup EXTI
    word 0
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
                                                                                                         // reserved
// reserved
    .word 0
    .word 0
     weak DMA1_Stream7_IRQHandler
                                                                                                         // DMA1 Stream7 global interrupt
    word 0
                                                                                                         // reserved
     weak SDIO_IRQHandler
                                                                                                              SDIO global interrupt
    weak TIM5_IRQHandler weak SPI3_IRQHandler
                                                                                                         // TIM5 global interrupt
// SPI3 global interrupt
                                                                                                         // reserved
// reserved
    word 0
    .word 0
    .word 0
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
                                                                                                         // DMA2 StreamO global interrupt
// DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
     weak DMA2_Stream0_IRQHandler
     weak DMA2_Stream1_IRQHandler
weak DMA2_Stream2_IRQHandler
     weak DMA2_Stream3_IRQHandler
                                                                                                             DMA2 Stream3 global interrupt
DMA2 Stream4 global interrupt
     weak DMA2_Stream4_IRQHandler
                                                                                                         // reserved
                                                                                                         // reserved
    .word 0
    .word 0
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
                                                                                                        // reserved
// USB On The Go FS global interrupt
// DMA2 Stream5 global interrupt
// DMA2 Stream6 global interrupt
// DMA2 Stream7 global interrupt
// USARF6 global interrupt
// I2C3 event interrupt
// I2C3 error interrupt
// reserved
     weak OTG FS IROHandler
     weak DMA2_Stream5_IRQHandler
     weak DMA2_Stream6_IRQHandler weak DMA2_Stream7_IRQHandler
     weak USART6_IRQHandler
weak I2C3_EV_IRQHandler
weak I2C3_ER_IRQHandler
    .word 0
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
                                                                                                         // reserved
    .word 0
    .word 0
                                                                                                         // reserved
                                                                                                         // reserved
    .word 0
    .word 0
                                                                                                         // reserved
    .word 0
                                                                                                         // reserved
                                                                                                         // reserved
    .word 0
    .word 0
                                                                                                         // reserved
                                                                                                         // SPI4 global interrupt
     weak SPI4_IRQHandler
     @brief This code is called when processor starts execution.
                   This is the code that gets called when the processor first starts execution following a reset event. We
                   first define and init the bss section and then define and init the data section, after which the application supplied main routine is called.
     @param None
     @retval None
.type Reset_Handler, %function
.global Reset_Handler
Reset_Handler:
            R4, =_estack
SP, R4
R4, =_sdata
R5, =_edata
   LDR
                                                                                                         // load address at end of the stack into R0
                                                                                                         // move address at end of stack into SP
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
   MOV
   LDR
   LDR
```

```
LDR R6, =_sidata
MOVS R7, #0
                                                                                                       // copy the data segment initializers from flash to SRAM // copy the data segment initializers from flash to SRAM
              .Reset_Handler_Loop_Copy_Data_Init
                                                                                                       // branch
B .Reset_Handler_Loop_Copy_Dat
.Reset_Handler_Copy_Data_Init:
LDR R8, [R6, R7]
STR R8, [R4, R7]
ADDS R7, R7, #4
.Reset_Handler_Loop_Copy_Data_Init:
ADDS R8, R4, R7
CMP R8, R5
BCC _Reset_Handler_Copy_Data_Init
                                                                                                       // copy the data segment initializers into registers // copy the data segment initializers into registers // copy the data segment initializers into registers
                                                                                                       // initialize the data segment
                                                                                                       // initialize the data segment
// branch if carry is clear
   BCC
              .Reset_Handler_Copy_Data_Init
                                                                                                       // copy the bss segment initializers from flash to SRAM
// copy the bss segment initializers from flash to SRAM
// copy the bss segment initializers from flash to SRAM
             R6, =_sbss
   LDR R8, =_ebss
MOVS R7, #0
B .Reset_Handler_Loop_Fill_Zero_BSS .Reset_Handler_Fill_Zero_BSS :
                                                                                                      // branch
STR R7, [R6]
ADDS R6, R6, #4
.Reset_Handler_Loop_Fill_Zero_BSS:
                                                                                                     // zero fill the bss segment
// zero fill the bss segment
                                                                                                      // zero fill the bss segment
// branch if carry is clear
// call function
             R6. R8
             .Reset_Handler_Fill_Zero_BSS
   BCC
 ^{\star} @brief \, This code is called when the processor receives and unexpected interrupt.
                   This is the code that gets called when the processor receives an unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
  * @param None
* @retval None
.type Default_Handler, %function
.global Default_Handler
Default_Handler:
  BKPT
B.N Default_Handler
                                                                                                       // set processor into debug state
                                                                                                       // call function, force thumb state
 * Initialize the .text section.
* The .text section contains executable code.
.section .text
 ^{\star} @brief Entry point for initialization and setup of specific functions.
                  This function is the entry point for initializing and setting up specific functions. It calls other functions to enable certain features and then enters a loop for further execution.
     @naram None
    @retval None
.type __start, %function
   PUSH {R4-R12, LR}
                                                                                                       // push registers R4-R12, LR to the stack
                                                                                                       // no operation instruction
// branch infinite loop
                                                                                                       // branch infinite toop
// pop registers R4-R12, LR from the stack
// return to caller
   P0P
             {R4-R12, LR}
```

# Let's code up our linker script and save it as **STM32F401CCUX\_FLASH.ld** filename.

```
/**

* FILE: STM32F401CCUX_FLASH.ld

* DESCRIPTION:

* This file contains the linker script utilizing the STM32F401CC6 microcontroller.

* AUTHOR: Kevin Thomas

* CREATION DATE: March 5, 2024

* UPDATE Date: March 31, 2024

*/

/* The entry point. */
ENTRY(Reset_Handler)

/* Highest address of the user mode stack. */
_estack = ORIGIN(RAM) + LENGTH(RAM); /* end of "RAM" RAM type memory */

MEMORY

{
RAM (xrw) : ORIGIN = 0x20000000, LENGTH = 64K
FLASH (rx) : ORIGIN = 0x08000000, LENGTH = 256K
```

```
}
 /* The sections. */
SECTIONS
   /^{\star} The startup code into "FLASH" ROM type memory. ^{\star}/
   .isr_vector :
        = ALIGN(4);
     . = ALIGN(4),
*(.isr_vector)
. = ALIGN(4);
                                                                             /* startup code */
   ^{\prime \star} The program code and other data into "FLASH" ROM type memory. ^{\star\prime}
        = ALIGN(4);
     *(.text)
                                                                              /^{\star} .text sections (code) ^{\star}/ /^{\star} define a global symbols at end of code ^{\star}/
     _etext
        = ALIGN(4);
   } >FLASH
   /* Constant data into "FLASH" Rom type memory. */
        = ALIGN(4);
     . = ALIG...(
*(.rodata)
- AITGN(
                                                                             /* .rodata sections (constants, strings, etc.) */
         = ALIGN(4);
   } >FLASH
   /* Initialized data sections into "RAM" RAM type memory. */
    .data :
      . = ALIGN(4);
     _sdata = .;
*(.data)
                                                                              /* create a global symbol at data start */ /* .data sections */ /* define a global symbol at data end */ \,
     _edata = .;
     _sidata = LOADADDR(.data);
                                                                              /* used by the startup to initialize data */
   . = ALIGN(4);
} >RAM AT> FLASH
   ^{\prime *} Uninitialized data section into "RAM" RAM type memory. ^{*\prime}
      /^\star This is used by the startup in order to initialize the .bss section. ^\star/
     _sbss = .;
__bss_start__ = _sbss;
                                                                             /* define a global symbol at bss start */
     *(.bss)
. = ALIGN(4);
     _ebss =
                                                                             /* define a global symbol at bss end */
        ebss = .;
_bss_end__ = _ebss;
__bs:
} >RAM
}
```

Let's assemble our simple source code.

arm-none-eabi-as -g main.s -o main.o

The next step is to link the object code to a ELF binary.

arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX FLASH.ld

Now it is time to hook up our ST-Link V2 Emulator Downloader Programmer. Download driver here <a href="https://www.st.com/en/development-tools/stsw-link009.html">https://www.st.com/en/development-tools/stsw-link009.html</a> if you do not have STM32CubeIDE installed.



After soldering on all of the pins, we see 4 pins on the right of the device. First, connect the GND pin to the GND pin on the ST-Link. Second, connect the SWSCK pin to the SWSCK pin on the ST-Link. Third, connect the SWDIO pin to the SWDIO pin on the ST-Link. Finally, connect the 3.3V pin to the 3.3V pin on the ST-Link.

Now it is time to flash our program to the device.

openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"

To ensure our firmware is successful, let's examine it in our debugger.

First, open a new terminal and run the GDB server.

```
openocd -f interface/stlink.cfg -f target/stm32f4x.cfg
```

Second, in our original terminal, run the following to start our GDB debug session.

```
arm-none-eabi-gdb main.elf
```

Once it loads in the symbols, we need to target our remote server.

```
target remote :3333
```

We next need to halt the currently running binary.

monitor reset halt

We can now see our source code by typing the following.

```
1
    /**
2     * FILE: main.s
3     *
4     * DESCRIPTION:
5     * This file contains the assembly code for a boilerplate firmware
6     * utilizing the STM32F401CC6 microcontroller.
7     *
8     * AUTHOR: Kevin Thomas
9     * CREATION DATE: March 3, 2024
10     * UPDATE Date: March 31, 2024
(gdb)
```

We should now see our source code. At this point we can step into the code, instruction-by-instruction.

```
(gdb) si
halted: PC: 0x08000196
0x08000196 in Reset_Handler ()
```

Break on \_\_start, continue, we see that we entering into our \_\_start function.

## Let's disassemble.

To exit the debugger simply type the following.

q

You can then CTRL-C the GDB server.

In our next lesson we will dive into architecture basics.

## Chapter 2: Architecture Basics

Now that we have as working template, it's time to dive into some architecture basics of the STM32F401CCU6.

There are two primary manuals we will use when developing software which are the datasheet and the reference manual. Both documents are included in the GitHub repo.

If we open up the datasheet, we first want to search for the memory map which is on page 50.

The first thing we need to understand is that this MCU or microcontroller utilizes a ARM 32-bit thumb architecture.

The ARM 32-bit Thumb architecture is an instruction set architecture (ISA) developed by ARM Holdings. It is designed to be a compact and efficient instruction set primarily targeted for use in low-power and resource-constrained embedded systems. The name "Thumb" refers to the reduced instruction set's goal of fitting 16-bit instructions (thumb instructions) to reduce code size while still retaining good performance.

Key features of the ARM 32-bit Thumb architecture include:

**16-bit Thumb Instructions**: Thumb instructions are 16 bits long, which is half the size of the standard 32-bit ARM instructions. This reduction in instruction size leads to smaller memory footprints, making it ideal for systems with limited memory capacity.

**Subset of ARM ISA**: The Thumb instruction set is a subset of the full 32-bit ARM instruction set (referred to as "ARM" or "ARM32"). While some instructions have been simplified or removed, most of the essential instructions for efficient code execution remain.

**Efficient Execution**: Despite the instruction size reduction, the Thumb architecture maintains good performance due to various optimizations and trade-offs in the instruction design. Thumb instructions can still access 32-bit registers, making it possible to perform 32-bit arithmetic and logical operations.

Interworking Support: ARM processors that support the Thumb architecture typically have the ability to switch between Thumb and ARM instruction sets during runtime. This feature allows seamless integration of Thumb code with existing ARM code when necessary.

**Code Density**: The primary advantage of the Thumb architecture is its improved code density. Since Thumb instructions are smaller, more instructions can fit into the same memory space compared to full-sized ARM instructions. This is particularly beneficial for memory-constrained embedded systems.

**Limited Features**: While the Thumb instruction set provides many essential instructions, some advanced features available in the full ARM instruction set may not be available in Thumb mode. This tradeoff ensures that the architecture remains compact and efficient.

The Thumb architecture is particularly popular in the ARM Cortex-M series of microcontrollers, which are widely used in various embedded applications, including IoT devices, consumer electronics, automotive systems, and more. The Cortex-M series processors often feature low power consumption, cost-effectiveness, and are optimized for real-time and resource-constrained environments, making the Thumb architecture a preferred choice in such scenarios.

On the far left of the document you notice the entire memory space starting from 0x00000000 to 0xFFFFFFF.

This represents the maximum space you have to work with and not all of it is available on the MCU.

The first thing to realize is that the maximum address is 0xFFFFFFFF or 4,294,967,295 in decimal. This value is often used in computing as the maximum unsigned 32-bit integer. It is equivalent to 2^32 - 1, where the "1" comes from the lowest bit, and the other 32 bits are all set to "1."

On page 51 of the datasheet, you will see the register boundary addresses. So, for example, when the processor is reading or writing to 0x40020000 it is referring to GPIOA and more specifically GPIOx\_MODER which is on page 158 of the reference manual to which the GPIOx\_MODER register is at offset 0x00 so it lives literally at 0x40020000.

If you were to write into 0x40020000 you would in this instance configure the I/O direction mode such as input, output, etc.

At this point we want to review what we refer to as the block diagram of our MCU. If you turn to page 14 of the datasheet you will see that our CPU has a maximum speed of 84 MHz. Keep in mind that without making a variety of configurations, it will default at 16 MHz.

We first notice on the top that there are 3 buses. There exists a D-BUS, I-BUS and S-BUS.

The data bus or D-BUS, handles communication between the processor and FLASH regarding data within the binary.

The instruction bus or I-BUS, handles communication between the processor and FLASH regarding instructions within the binary.

Let's break down some differences between the two.

Instructions are a set of commands or operations that direct the CPU on how to perform tasks. They represent the program's logic and tell the CPU what operations to execute and in what sequence. Instructions are encoded in binary form (machine code) and are stored in the memory of the computer as a sequence of binary digits (0s and 1s).

When the CPU executes a program, it fetches instructions from memory one by one, decodes them to understand their meaning, and then executes the corresponding operation. Instructions can include arithmetic and logical operations, control flow instructions (e.g., conditional jumps and loops), memory access operations, and other specialized operations based on the CPU's instruction set architecture (ISA).

For example, an instruction might tell the CPU to add two numbers together, load a value from memory into a register, or jump to a different part of the program based on a condition.

Data represents the information processed by the instructions. It can be numeric values, characters, strings, images, sound, or any other type of information. Data is also stored in the memory of the computer, separate from the program's instructions.

The CPU manipulates data according to the instructions it executes. For example, if an instruction involves adding two numbers, the CPU will fetch the data (the two numbers) from memory, perform the addition, and store the result back in memory or a register.

Data can be categorized into different types, such as integers, floating-point numbers, characters, booleans, and more. The way data is represented and manipulated depends on the data types and the operations specified by the instructions.

The processor will fetch the instruction from FLASH on the I-BUS and the processor will use the D-BUS to read the data on the FLASH.

FLASH is made up of a vector table at the base of memory followed by constant data and finally instructions.

FLASH is connected to the MCU through the FLASH I/F or controller.

The system bus or S-BUS will allow communication between the MCU and the various peripherals over the AHB and APB buses.

Inside the ARM Cortex-M4 Technical Reference Manual we see on page 24 and 25 the following.

### **ICode** memory interface

Instruction fetches from Code memory space, 0x00000000 to 0x1FFFFFFC, are performed over the 32-bit AHB-Lite bus.

The Debugger cannot access this interface. All fetches are word-wide. The number of instructions fetched per word depends on the code running and the alignment of the code in memory.

### DCode memory interface

Data and debug accesses to Code memory space, 0x00000000 to 0x1FFFFFFF, are performed over the 32-bit AHB-Lite bus.

The Code memory space available is dependent on the implementation. Core data accesses have a higher priority than debug accesses on this bus. This means that debug accesses are waited until core accesses have completed when there are simultaneous core and debug access to this bus.

Control logic in this interface converts unaligned data and debug accesses into two or three aligned accesses, depending on the size and alignment of the unaligned access. This stalls any subsequent data or debug access until the unaligned access has completed.

Note: ARM strongly recommends that any external arbitration between the ICode and DCode AHB bus interfaces ensures that DCode has a higher priority than ICode.

#### System interface

Instruction fetches and data and debug accesses to address ranges 0x20000000 to 0xDFFFFFFF and 0xE0100000 to 0xFFFFFFFF are performed over the 32-bit AHB-Lite bus. For simultaneous accesses to the 32-bit AHB-Lite bus, the arbitration order in decreasing priority is:

- Data accesses.
- Instruction and vector fetches.
- Debug.

The system bus interface contains control logic to handle unaligned accesses, FPB remapped accesses, bit-band accesses, and pipelined instruction fetches.

To summarize...

If the instructions are present in between memory locations 0x00000000 to 0x1FFFFFFC then the MCU will fetch the instructions over the I-BUS.

If the data is present in between 0x00000000 to 0x1FFFFFFF then the MCU will fetch the data over the D-BUS.

If the instructions are present outside of 0x00000000 to 0x1FFFFFFC then the MCU will fetch the instructions over the S-BUS.

The processor can fetch instructions as well as data from SRAM as they have two buses which are I-BUS and D-BUS.

The S-BUS can only interface with one peripheral address at a time.

Now it is time to understand the embedded flash within the reference manual. If we turn to page 45 we see main memory starting at sector 0 at 0x08000000 to 0x08003FFF.

We see there are also sectors 2, 3, 4 and 5. In our MCU we do not have sectors 6 or 7.

In our next lesson we will cover the vector table.

## Chapter 3: Vector Table

Now that we have the basics of how the MCU is designed we can start to look deeper into how the code works and how it is structured.

Let's turn to page 202 of our reference manual.

At the very base of memory is what we refer to as the MSP or master stack pointer. It is 4 bytes long and it is were we first initialize the stack.

We see at address  $0 \times 000000000$  that it is reserved this is where we put our MSP or master stack pointer in our code.

The very next thing we see is the address of the Reset Handler which is at 0x00000004.

All in all we have the following.

- \* 85 IRQ's
- \* 15 system exceptions
- \* master stack pointer
- \* 85+15+1 = 101 \* 4 = 404 bytes or 0x194 bytes

We can prove this by running the following.

arm-none-eabi-objdump -h main.o

main.o: file format elf32-littlearm

| Sections: |                |             |            |             |             |        |
|-----------|----------------|-------------|------------|-------------|-------------|--------|
| Idx       | Name           | Size        | VMA        | LMA         | File off    | Algn   |
| 0         | .text          | 00000014    | 00000000   | 00000000    | 00000034    | 2**2   |
|           |                | CONTENTS,   | ALLOC, LOA | AD, RELOC,  | READONLY,   | CODE   |
| 1         | .data          | 0000000     | 00000000   | 0000000     | 00000048    | 2**0   |
|           |                | CONTENTS,   | ALLOC, LOA | AD, DATA    |             |        |
| 2         | .bss           | 0000000     | 00000000   | 0000000     | 00000048    | 2**0   |
|           |                | ALL0C       |            |             |             |        |
| 3         | .isr_vector    | 00000194    | 00000000   | 00000000    | 00000048    | 2**0   |
|           | _              | CONTENTS,   | ALLOC, LOA | AD, RELOC,  | READONLY,   | DATA   |
| 4         | .debug_line    | 00000044    | 00000000   | 00000000    | 000001dc    | 2**0   |
|           | <b>u</b> —     | CONTENTS,   | RELOC, REA | ADONLY, DEE | BUGGING, OG | CTETS  |
| 5         | .debug_info    | 00000026    | 00000000   | 00000000    | 00000220    | 2**0   |
|           | <b>u</b> —     | CONTENTS,   | RELOC, REA | ADONLY, DEE | BUGGING, OG | CTETS  |
| 6         | .debug_abbrev  | 00000014    | 00000000   | 00000000    | 00000246    | 2**0   |
|           | <b>u</b> —     | CONTENTS,   | READONLY,  | DEBUGGING,  | OCTETS      |        |
| 7         | .debug aranges | 00000020    | 00000000   | 00000000    | 00000260    | 2**3   |
|           | <u> </u>       | CONTENTS,   | RELOC, REA | ADONLY, DEE | BUGGING, O  | CTETS  |
| 8         | .debug str     | 00000053    | 00000000   | 00000000    | 00000280    | 2**0   |
|           | <b>5</b> —     | CONTENTS,   | READONLY,  | DEBUGGING,  | OCTETS      |        |
| 9         | .ARM.attribute | es 00000021 | L 0000000  | 0000000     | 000002d3    | 3 2**0 |
|           |                | CONTENTS,   | READONLY   |             |             |        |
|           |                | ,           |            |             |             |        |

This table handles all of the various handlers to which the reset handler will be the first thing executed after the MSP gets set and the other handlers will handle when something goes wrong.

They are weakly aliased to the default handler except for when we explicitly code up a function like we do with the reset handler.

The reset of the values correspond to interrupt handling such as pressing a button and it interrupting the processor so you can avoid having what we call a blocking call.

Imagine you have a program where you are in a loop and you iterate through a number of code items. With an interrupt you can have code execute without being part of the main code with is extremely powerful.

The role of the reset handler is to set the address at the end of stack and place that into one of our general purpose registers that we will cover in another lesson. Then we take that value and move it into the SP or stack pointer register and then we branch and link to \_\_start where our application begins.

In our next lesson we will cover the linker script.

## Chapter 4: Linker Script

We are making some progress on our journey and now it is time to understand how the linker script works.

When we assemble our instructions it creates what we refer to as a relocatable object file. What this means is all of the addresses are mapped to 0x00000000. The job of the linker is to link the various object files, in our case just one, to actual addresses within our flash.

### Let's review our linker script.

```
* FILE: STM32F401CCUX_FLASH.ld
 * DESCRIPTION:
   This file contains the linker script utilizing the STM32F401CC6 microcontroller.
  AUTHOR: Kevin Thomas
   CREATION DATE: March 5, 2024
  UPDATE Date: March 31, 2024
/* The entry point. */
ENTRY(Reset_Handler)
/* Highest address of the user mode stack. */
_estack = ORIGIN(RAM) + LENGTH(RAM);
                                                                    /* end of "RAM" RAM type memory */
/* The memory definitions. */
MEMORY
  RAM (xrw) : ORIGIN = 0x20000000, LENGTH = 64K
  FLASH (rx): ORIGIN = 0x08000000, LENGTH = 256K
/* The sections. */
  ^{\prime \star} The startup code into "FLASH" ROM type memory. ^{\star \prime}
   .isr_vector :
       = ALIGN(4);
    *(.isr_vector)
                                                                     /* startup code */
 . = ALIGN(4);
} >FLASH
  /^{\star} The program code and other data into "FLASH" ROM type memory. ^{\star}/
   .text :
    . = ALIGN(4);
*(.text)
                                                                     /* .text sections (code) */
    _etext = .;
. = ALIGN(4);
                                                                     /* define a global symbols at end of code */
  } >FLASH
  /* Constant data into "FLASH" Rom type memory. */
  .rodata :
       = ALIGN(4);
    *(.rodata)
. = ALIGN(4);
                                                                    /* .rodata sections (constants, strings, etc.) */
  } >FLASH
  /* Initialized data sections into "RAM" RAM type memory. */
     . = ALIGN(4);
    _sdata = .;
*(.data)
                                                                     ^{\prime*} create a global symbol at data start ^{\star\prime} .data sections ^{\star\prime}
    _edata = .;
_sidata = LOADADDR(.data);
                                                                     /* define a global symbol at data end */
                                                                     /* used by the startup to initialize data */
       = ALIGN(4);
  } >RAM AT> FLASH
  ^{\prime *} Uninitialized data section into "RAM" RAM type memory. ^{*\prime}
  .bss :
```

We first notice that our FLASH is 256,000 bytes. We also see that FLASH is going to get mapped to address  $0 \times 08000000$  and we see SRAM at a length of 64,000 bytes to which we are going to map to address  $0 \times 20000000$ .

We see that at the base of FLASH we map the vector table to 0x08000000 as we know that the object file is mapped to 0x000000000 so now it will link to 0x08000000.

In our next lesson we will dive ELF file analysis.

## Chapter 5: ELF File Analysis

As we are peeling away the layers to understand how our microcontroller works, we now are at the stage where we can start examining what the binary is made up of.

First, what is ELF?

The ELF (Executable and Linkable Format) file format is a widely used binary file format that is used for executables, object code, shared libraries, and even core dumps. It is designed to be platformindependent, making it suitable for a wide range of architectures, including microcontrollers like the STM32F401CCU6. The ELF format allows the microcontroller's firmware to be stored in a structured and standardized way, enabling easy integration with various tools and platforms.

The ELF file format consists of several sections and headers, each serving a specific purpose. Let's go through some of the key components of the ELF file format as they pertain to the STM32F401CCU6 microcontroller:

**ELF Header**: The ELF header is located at the beginning of the file and contains general information about the file, such as the target architecture (e.g., ARM), the type of the file (executable, object file, etc.), the entry point address (the starting point of the program), and various other flags and offsets.

**Program Header Table**: The program header table provides information about the different loadable segments of the binary. In the case of microcontrollers like the STM32F401CCU6, this typically includes sections for code, data, and possibly other sections like initialization routines or interrupt vectors.

**Section Header Table**: The section header table contains information about various sections in the binary, such as code sections, data sections, symbol table, and debug information. Each section has a specific purpose in the program's execution, and the section header table helps the loader and debugger to navigate and understand the file's structure.

**Code and Data Sections**: These sections contain the actual instructions and data that make up the firmware or program. Code sections hold the machine instructions that the microcontroller's CPU executes, while data sections contain initialized and uninitialized data used by the program.

**Symbol Table**: The symbol table contains information about the names and addresses of functions, variables, and other symbols used in the program. It is vital for debugging and resolving external references during the linking process.

**Relocation Information**: Relocation information provides details on how to modify the binary's addresses during the linking process to accommodate the actual memory layout of the microcontroller.

**Debug Information**: Optional debugging information is often included in the ELF file to aid in debugging the program using tools like gdb (GNU Debugger).

The first tool we will use is to display the contents of the section headers.

arm-none-eabi-objdump -h main.o

main.o: file format elf32-littlearm

| Sections: |                |           |            |             |             |        |
|-----------|----------------|-----------|------------|-------------|-------------|--------|
| Idx       | Name           | Size      | VMA        | LMA         | File off    | Algn   |
| 0         | .text          | 00000022  | 0000000    | 0000000     | 00000034    | 2**1   |
|           |                | CONTENTS, | ALLOC, LOA | AD, RELOC,  | READONLY,   | CODE   |
| 1         | .data          | 00000000  | 00000000   | 00000000    | 00000056    | 2**0   |
|           |                | CONTENTS, | ALLOC, LOA | AD, DATA    |             |        |
| 2         | .bss           | 00000000  | 00000000   | 00000000    | 00000056    | 2**0   |
|           |                | ALL0C     |            |             |             |        |
| 3         | .isr_vector    | 000001e8  | 00000000   | 00000000    | 00000058    | 2**2   |
|           |                | CONTENTS, | ALLOC, LOA | AD, RELOC,  | READONLY,   | DATA   |
| 4         | .debug_line    | 0000003b  | 0000000    | 0000000     | 00000240    | 2**0   |
|           |                | CONTENTS, | ,          | DONLY, DEE  | BUGGING, OG |        |
| 5         | .debug_info    | 00000026  |            | 0000000     | 0000027b    | 2**0   |
|           |                | CONTENTS, | RELOC, REA | ADONLY, DEE | BUGGING, OG |        |
| 6         | .debug_abbrev  | 00000014  | 0000000    | 0000000     | 000002a1    | 2**0   |
|           |                | ,         | ,          | ,           |             |        |
| 7         | .debug_aranges |           | 00000000   | 00000000    | 000002b8    | 2**3   |
|           |                | ,         | RELOC, REA | ,           | ,           |        |
| 8         | .debug_str     | 00000052  | 00000000   | 00000000    | 000002d8    | 2**0   |
|           |                |           | READONLY,  | ,           |             |        |
| 9         | .ARM.attribute |           |            | 00000000    | 0000032     | a 2**0 |
|           |                | CONTENTS, | READONLY   |             |             |        |

This should look familiar as we reviewed this briefly in a prior chapter. Let's break this down.

#### .text Section:

Size: 0x22 bytes

Virtual Memory Address (VMA): 0x00000000 Load Memory Address (LMA): 0x00000000

File Offset: 0x00000034 Alignment: 2^2 (4 bytes)

Attributes: CONTENTS, ALLOC, LOAD, RELOC, READONLY, CODE

Explanation: The .text section contains the machine instructions (code) of the program. The size of this section is 20 bytes. It will be loaded into memory starting from address 0x000000000 (VMA and LMA), and its content is present at file offset 0x00000034 within the ELF file. The section is marked as readable and executable (READONLY, CODE) and will be relocated during the linking process.

#### .data Section:

Size: 0x00 bytes (0 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000056 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, ALLOC, LOAD, DATA

Explanation: The .data section contains initialized data used by the program. It has a size of 0 bytes, indicating that there are no explicitly initialized data items in this section. The section will be loaded into memory starting from address 0x00000000 and is located at file offset 0x00000056 within the ELF file. This section is marked as readable and writable (CONTENTS, ALLOC, LOAD, DATA).

#### .bss Section:

Size: 0x00 bytes (0 bytes)

VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000056 Alignment: 2^0 (1 byte)

Attributes: ALLOC

Explanation: The .bss section contains uninitialized data used by the program. Similar to the .data section, it has a size of 0 bytes, indicating that there are no explicitly uninitialized data items in this section. The section will be allocated memory but not loaded from the file. Instead, it will be initialized to zero during program startup. The section is marked with the ALLOC attribute.

#### .isr\_vector Section:

Size: 0x1E8 bytes VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x00000058 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, ALLOC, LOAD, RELOC, READONLY, DATA

Explanation: The .isr\_vector section contains the interrupt vector table, which holds the addresses of various interrupt service routines (ISRs). The size of this section is 404 bytes. Like other data sections, it will be loaded into memory, and its content is present at file offset 0x00000058. It is marked as readable and non-modifiable (READONLY) and will be relocated during the linking process.

#### .debug\_line Section:

Size: 0x3B bytes VMA: 0x00000000 LMA: 0x000000000

File Offset: 0x00000240 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, RELOC, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_line section contains debugging information related to source code line numbers and mapping between source code and generated machine code. This information is useful for debugging purposes. The section is marked as readable (CONTENTS, READONLY) and contains relocatable entries (RELOC) and debugging data (DEBUGGING, OCTETS).

#### .debug\_info Section:

Size: 0x26 bytes VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x0000027B Alignment: 2^0 (1 byte)

Attributes: CONTENTS, RELOC, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_info section contains debugging information about program entities such as variables, types, and functions. This information is used during debugging sessions to provide detailed information about the program's data structures and functions. The section is marked as readable (CONTENTS, READONLY) and contains relocatable entries (RELOC) and debugging data (DEBUGGING, OCTETS).

#### .debug abbrev Section:

Size: 0x14 bytes VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x000002A1 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_abbrev section contains abbreviation tables used in debugging information to represent common data structures compactly. The section is marked as readable (CONTENTS, READONLY) and contains debugging data (DEBUGGING, OCTETS).

#### .debug\_aranges Section:

Size: 0x20 bytes VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x000002B8 Alignment: 2^3 (8 bytes)

Attributes: CONTENTS, RELOC, READONLY, DEBUGGING, OCTETS Explanation: The .debug\_aranges section contains address range

information for debugging. It helps to map machine code addresses to source code line numbers during debugging sessions. The section is marked as readable (CONTENTS, READONLY) and contains relocatable

entries (RELOC) and debugging data (DEBUGGING, OCTETS).

### .debug\_str Section:

Size: 0x52 bytes VMA: 0x00000000 LMA: 0x000000000

File Offset: 0x000002D8 Alignment: 2^0 (1 byte)

Attributes: CONTENTS, READONLY, DEBUGGING, OCTETS

Explanation: The .debug\_str section contains debug information strings, such as variable and function names, used during debugging. The section is marked as readable (CONTENTS, READONLY) and contains

debugging data (DEBUGGING, OCTETS).

#### .ARM.attributes Section:

Size: 0x21 bytes VMA: 0x00000000 LMA: 0x00000000

File Offset: 0x0000032A Alignment: 2^0 (1 byte)

Attributes: CONTENTS, READONLY

Explanation: The .ARM.attributes section contains attributes specific to the ARM architecture, describing various characteristics of the binary. The section is marked as readable (CONTENTS, READONLY).

Overall, this output provides detailed information about the different sections present in the main.o object file, which will be

used in the linking process to generate the final executable or firmware for the STM32F401CCU6 microcontroller.

The next tool is a simplified version which displays assembler contents of just the executable sections.

```
arm-none-eabi-objdump -d main.o
main.o:
            file format elf32-littlearm
Disassembly of section .text:
00000000 <__start-0x14>:
00000014 <__start>:
                                sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, lr}
 14: e92d 5ff0
                        stmdb
 1a:
       e7fe
                        h.n
                                1a <__start+0x6>
 1c:
        e8bd 5ff0
                        ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, lr}
 20:
       4770
                        bx
                                lr
```

The next tool displays the full contents of all sections requested.

```
arm-none-eabi-objdump -s main.o
    file format elf32-littlearm
main.o:
Contents of section .text:
. . . . . . . . . . . . . . . .
                 ....-.._
0010 00000000 2de9f05f 00bffee7 bde8f05f
0020 7047
Contents of section .isr_vector:
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
0190 00000000 0e4ca546 0e4c0f4d 0f4e0027
                 ....L.F.L.M.N.'
01a0 04e056f8 078044f8 07800437 14eb0708
                 ..V...D....7....
01b0 a845f6d3 0a4edff8 2c800027 01e03760
                 .E...N...,..'...7
01c0 04364645 fbd3fff7 feff00be fde70000
                 .6FE.........
01e0 00000000 00000000
                 . . . . . . . .
```

| Content                             | s of sec | ction .deb | oug_line:  |          |                  |  |
|-------------------------------------|----------|------------|------------|----------|------------------|--|
| 0000 3                              | 7000000  | 03001d00   | 00000201   | fb0e0d00 | 7                |  |
| 0010 0                              | 1010101  | 0000001    | 00000100   | 6d61696e | main             |  |
| 0020 2                              | e730000  | 0000000    | 05021400   | 0000038b | .S               |  |
| 0030 0                              | 2012f21  | 212f0201   | 000101     |          | /!!/             |  |
| Contents of section .debug_info:    |          |            |            |          |                  |  |
| 0000 2                              | 2000000  | 0200000    | 00000401   | 00000000 | ""               |  |
| 0010 0                              | 0000000  | 22000000   | 00000000   | 07000000 | "                |  |
|                                     | 3000000  |            |            |          | C                |  |
|                                     |          |            | oug_abbre\ |          |                  |  |
| 0000 0                              | 1110010  | 06110112   | 01030e1b   | 0e250e13 | %                |  |
|                                     | 5000000  |            |            |          |                  |  |
| Contents of section .debug_aranges: |          |            |            |          |                  |  |
| 0000 1                              | .c000000 | 02000000   | 00000400   | 00000000 |                  |  |
| 0010 0                              | 0000000  | 22000000   | 00000000   | 00000000 | "                |  |
| Content                             | s of sec | ction .deb | oug_str:   |          |                  |  |
| 0000 6                              | d61696e  | 2e730043   | 3a5c5573   | 6572735c | main.s.C:\Users\ |  |
| 0010 6                              | d797465  | 635c446f   | 63756d65   | 6e74735c | mytec\Documents\ |  |
|                                     |          |            | 2d417373   |          | Embedded-Assembl |  |
| 0030 6                              | 5725c30  | 78303030   | 312d7465   | 6d706c61 | er\0x0001-templa |  |
| 0040 7                              | 4650047  | 4e552041   | 5320322e   | 33392e35 | te.GNU AS 2.39.5 |  |
| 0050 3                              | 000      |            |            |          | 0.               |  |
| Content                             | s of sec | ction .ARM | 1.attribut | es:      |                  |  |
| 0000 4                              | 1200000  | 00616561   | 62690001   | 16000000 | Aaeabi           |  |
| 0010 0                              | 5436f72  | 7465782d   | 4d340006   | 0d074d09 | .Cortex-M4M.     |  |
| 0020 0                              | 2        |            |            |          |                  |  |

The provided output displays the contents of different sections in an ELF file with the file format elf32-littlearm. Each section serves a specific purpose, and let's go through each one in detail:

#### Contents of **section** .text:

This section contains machine code instructions (binary code) for the main code of the program.

#### Contents of **section** .isr vector:

This section contains the interrupt vector table, which holds the addresses of various interrupt service routines (ISRs). The actual content of this section is not shown in the provided output.

## Contents of **section** .debug\_line:

This section contains debugging information related to source code line numbers and mapping between source code and generated machine code. It includes information about file names, directories, and line numbers.

#### Contents of **section** .debug\_info:

This section contains debugging information about program entities such as variables, types, and functions. It includes detailed information to assist in debugging, symbol resolution, and source-level debugging.

## Contents of **section** .debug\_abbrev:

This section contains abbreviation tables used in debugging information to represent common data structures compactly. Abbreviations help reduce the size of debugging information.

#### Contents of **section .debug\_aranges**:

This section contains address range information for debugging. It assists in mapping machine code addresses to source code line numbers during debugging sessions.

#### Contents of **section** .debug str:

This section contains debug information strings, such as variable and function names, used during debugging. The strings provide human-readable names for the symbols in the binary.

#### Contents of **section** .**ARM**.attributes:

This section contains attributes specific to the ARM architecture, describing various characteristics of the binary. It includes information about the ARM architecture version, CPU features, and target architecture.

In summary, the output provides a glimpse of the contents stored in each section of the ELF file. These sections serve essential purposes during program execution and debugging, making it easier for developers to understand the behavior and structure of the program. Keep in mind that the disassembled output is shown in hexadecimal representation and may require additional tools or knowledge to interpret fully.

The next tool displays information about the contents of ELF format files.

```
arm-none-eabi-readelf -a main.o
ELF Header:
  Magic: 7f 45 4c 46 01 01 01 00 00 00 00 00 00 00 00 00
  Class:
                                    FI F32
                                     2's complement, little endian
  Data:
  Version:
                                     1 (current)
  OS/ABI:
                                     UNIX - System V
  ABI Version:
  Type:
                                     REL (Relocatable file)
  Machine:
                                     ARM
  Version:
                                     0x1
  Entry point address:
                                     0x0
  Start of program headers:
                                     0 (bytes into file)
  Start of section headers:
                                    4684 (bytes into file)
                                    0x5000000, Version5 EABI
  Flags:
  Size of this header:
                                   52 (bytes)
  Size of program headers:
                                    0 (bytes)
  Number of program headers:
                                   40 (bytes)
  Size of section headers:
  Number of section headers:
                                    19
  Section header string table index: 18
```

```
Section Headers:
  [Nr] Name
                         Туре
                                          Addr
                                                   0ff
                                                          Size
                                                                 ES Flg Lk Inf Al
                                          00000000 000000 000000 00
  Ī 0Ī
                         NULL
                                                                          0
   1]
       .text
                         PROGBITS
                                          00000000 000034 000022 00
                                                                      AX
                                                                          0
       .rel.text
   2]
                                          00000000 000ef8 000028 08
                                                                      I 16
                         REL
   31
      .data
                         PROGBITS
                                          00000000 000056 000000 00
                                                                      WA
                                                                         0
                                          00000000 000056 000000 00
   4] .bss
                         NOBITS
                                                                      WA
                         PROGBITS
                                          00000000 000058 0001e8 00
                                                                      Α
   5] .isr_vector
                                                                         0
   6]
      .rel.isr_vector
                         REL
                                          00000000 000f20 000240 08
                                                                       Ι
                                                                         16
   71 .debug_line
                         PROGBITS
                                          00000000 000240 00003b 00
                                                                          0
  [ 8] .rel.debug_line
                         REL
                                          00000000 001160 000008 08
                                                                       Ι
                                                                        16
   9] .debug_info
                         PROGBITS
                                          00000000 00027b 000026 00
                                                                          0
  [10] rel.debug_info
                         REL
                                          00000000 001168 000038 08
                                                                       Ι
                                                                        16
                         PROGBITS
                                          00000000 0002a1 000014 00
  [11] .debug_abbrev
                                                                          0
                                          00000000 0002b8 000020 00
                         PROGBITS
  [12] .debug_aranges
                                                                          Θ
      .rel.debug_a[...]
                                          00000000 0011a0 000010 08
                                                                       Ι
                                                                             12
  [13]
                         REL
                                                                        16
  [14] .debug_str
                         PROGBITS
                                          00000000 0002d8 000052 01
                                                                      MS
                                                                          0
                         ARM_ATTRIBUTES
  [15] .ARM.attributes
                                          00000000 00032a 000021 00
                                                                          0
                                          00000000 00034c 0005e0 10
                                                                             22
  [16] .symtab
                         SYMTAB
                                                                         17
  [17] .strtab
                                          00000000 00092c 0005cb 00
                         STRTAB
                                                                          0
  [18] .shstrtab
                         STRTAB
                                          00000000 0011b0 00009c 00
Key to Flags:
  W (write), A (alloc), X (execute), M (merge), S (strings), I (info)
 L (link order), O (extra OS processing required), G (group), T (TLS),
 C (compressed), x (unknown), o (OS specific), E (exclude),
  D (mbind), y (purecode), p (processor specific)
There are no section groups in this file.
There are no program headers in this file.
There is no dynamic section in this file.
Relocation section '.rel.text' at offset 0xef8 contains 5 entries:
Offset
           Info
                    Type
                                    Sym. Value
                                                Sym. Name
                                                 _sdata
00000000
          00001602 R_ARM_ABS32
                                      00000000
00000004
          00001702 R_ARM_ABS32
                                      00000000
                                                 _edata
00000008 00001802 R_ARM_ABS32
                                      00000000
                                                 _sidata
0000000c 00001902 R_ARM_ABS32
                                                 _sbss
                                      0000000
         00001a02 R_ARM_ABS32
00000010
                                      0000000
                                                 _ebss
Relocation section '.rel.isr_vector' at offset 0xf20 contains 72 entries:
                                    Sym. Value
                                                Sym. Name
Offset
            Info
                    Type
00000000
          00001c02 R_ARM_ABS32
                                      00000000
                                                 estack
00000004
          00001d02 R ARM ABS32
                                      00000195
                                                 Reset Handler
          00001e02 R_ARM_ABS32
80000008
                                      000001cb
                                                 NMI_Handler
          00002002 R ARM ABS32
                                      000001cb
000000c
                                                 HardFault Handler
          00002102 R_ARM_ABS32
                                      000001cb
00000010
                                                 MemManage_Handler
00000014
          00002202 R_ARM_ABS32
                                      000001cb
                                                 BusFault_Handler
0000018
          00002302 R_ARM_ABS32
                                      000001cb
                                                 UsageFault_Handler
0000002c
          00002402 R_ARM_ABS32
                                      000001cb
                                                 SVC_Handler
00000030
          00002502 R_ARM_ABS32
                                      000001cb
                                                 DebugMon Handler
          00002602 R_ARM_ABS32
00000038
                                      000001cb
                                                 PendSV_Handler
          00002702 R_ARM_ABS32
0000003c
                                      000001cb
                                                 SysTick_Handler
          00002802 R_ARM_ABS32
                                                 EXTI16_PVD_IRQHandler
00000044
                                      000001cb
00000048
          00002902 R_ARM_ABS32
                                      000001cb
                                                 TAMP_STAMP_IRQHandler
                                                 EXTI22_RTC_WKUP_I[...]
          00002a02 R_ARM_ABS32
0000004c
                                      000001cb
00000050
          00002b02 R_ARM_ABS32
                                      000001cb
                                                 FLASH_IRQHandler
00000054
          00002c02 R_ARM_ABS32
                                      000001cb
                                                 RCC IROHandler
          00002d02 R_ARM_ABS32
00000058
                                      000001cb
                                                 EXTIO_IRQHandler
          00002e02 R ARM ABS32
0000005c
                                      000001cb
                                                 EXTI1_IRQHandler
                                                 EXTI2_IRQHandler
00000060
          00002f02 R_ARM_ABS32
                                      000001cb
00000064
          00003002 R_ARM_ABS32
                                      000001cb
                                                 EXTI3_IRQHandler
          00003102 R_ARM_ABS32
00000068
                                      000001cb
                                                 EXTI4_IRQHandler
000006c
          00003202 R_ARM_ABS32
                                      000001cb
                                                 DMA1_Stream0_IRQH[...]
                                                 DMA1_Stream1_IRQH[...]
00000070
          00003302 R_ARM_ABS32
                                      000001cb
          00003402 R_ARM_ABS32
00000074
                                      000001cb
                                                 DMA1_Stream2_IRQH[...]
                                                 DMA1_Stream3_IRQH[...]
00000078
          00003502 R_ARM_ABS32
                                      000001cb
```

0000007c

00003602 R\_ARM\_ABS32

DMA1\_Stream4\_IRQH[...]

000001ch

Θ 0

0 2

1 4

0 1

0

5 4

0 1

7 4

0 1

9 4

0 1

Θ 8

0

Θ 1

0

1

4

4

1

4

1

```
0800000
         00003702 R_ARM_ABS32
                                     000001cb
                                                DMA1_Stream5_IRQH[...]
                                                DMA1_Stream6_IRQH[...]
00000084
         00003802 R_ARM_ABS32
                                     000001cb
88000000
         00003902 R_ARM_ABS32
                                     000001cb
                                                ADC_IRQHandler
0000009c
         00003a02 R_ARM_ABS32
                                     000001cb
                                                EXTI9_5_IRQHandler
                                                TIM1_BRK_TIM9_IRQ[...]
000000a0
         00003b02 R_ARM_ABS32
                                     000001cb
                                                TIM1_UP_TIM10_IRQ[...]
000000a4
         00003c02 R_ARM_ABS32
                                     000001cb
000000a8
         00003d02 R_ARM_ABS32
                                     000001cb
                                                TIM1_TRG_COM_TIM1[...]
                                     000001cb
         00003e02 R_ARM_ABS32
                                                TIM1_CC_IRQHandler
000000ac
                                                TIM2_IRQHandler
         00003f02 R_ARM_ABS32
                                     000001cb
000000b0
000000b4
         00004002 R_ARM_ABS32
                                     000001cb
                                                TIM3_IRQHandler
000000b8 00004102 R ARM ABS32
                                     000001cb
                                                TIM4 IROHandler
                                                I2C1_EV_IRQHandler
000000bc
         00004202 R_ARM_ABS32
                                     000001cb
000000c0
         00004302 R ARM ABS32
                                     000001cb
                                                I2C1_ER_IRQHandler
         00004402 R_ARM_ABS32
                                     000001cb
000000c4
                                                I2C2_EV_IRQHandler
         00004502 R_ARM_ABS32
                                     000001cb
                                                I2C2_ER_IRQHandler
000000c8
                                                SPI1_IRQHandler
000000cc
         00004602 R_ARM_ABS32
                                     000001cb
000000d0
         00004702 R_ARM_ABS32
                                     000001cb
                                                SPI2_IRQHandler
         00004802 R_ARM_ABS32
00000d4
                                     000001cb
                                                USART1_IRQHandler
8b00000d8
         00004902 R_ARM_ABS32
                                     000001cb
                                                USART2_IRQHandler
         00004a02 R_ARM_ABS32
                                     000001cb
                                                EXTI15_10_IRQHandler
000000e0
         00004b02 R_ARM_ABS32
                                                EXTI17_RTC_Alarm_[...]
000000e4
                                     000001cb
         00004c02 R_ARM_ABS32
                                                EXTI18_OTG_FS_WKU[...]
000000e8
                                     000001cb
         00004d02 R_ARM_ABS32
                                     000001cb
                                                DMA1_Stream7_IRQH[...]
000000fc
00000104
         00004e02 R_ARM_ABS32
                                     000001cb
                                                SDIO_IRQHandler
00000108 00004f02 R ARM ABS32
                                     000001cb
                                                TIM5 IROHandler
         00005002 R_ARM_ABS32
                                                SPI3_IRQHandler
0000010c
                                     000001cb
00000120
         00005102 R_ARM_ABS32
                                     000001cb
                                                DMA2_Stream0_IRQH[...]
                                                DMA2_Stream1_IRQH[...]
         00005202 R_ARM_ABS32
00000124
                                     000001cb
00000128
         00005302 R_ARM_ABS32
                                     000001cb
                                                DMA2_Stream2_IRQH[...]
0000012c
         00005402 R_ARM_ABS32
                                     000001cb
                                                DMA2_Stream3_IRQH[...]
00000130
         00005502 R_ARM_ABS32
                                     000001cb
                                                DMA2_Stream4_IRQH[...]
0000014c
         00005602 R_ARM_ABS32
                                     000001cb
                                                OTG FS IROHandler
                                                DMA2_Stream5_IRQH[...]
00000150
         00005702 R_ARM_ABS32
                                     000001cb
00000154
         00005802 R_ARM_ABS32
                                     000001cb
                                                DMA2_Stream6_IRQH[...]
         00005902 R_ARM_ABS32
                                                DMA2_Stream7_IRQH[...]
00000158
                                     000001cb
                                     000001cb
0000015c
         00005a02 R_ARM_ABS32
                                                USART6_IRQHandler
         00005b02 R_ARM_ABS32
                                     000001cb
00000160
                                                I2C3_EV_IRQHandler
00000164
         00005c02 R_ARM_ABS32
                                     000001cb
                                                I2C3_ER_IRQHandler
00000190 00005d02 R_ARM_ABS32
                                     000001cb
                                                SPI4_IRQHandler
__start
                                     00000015
                                                _estack
         00001c02 R_ARM_ABS32
000001d0
                                     0000000
000001d4 00001602 R_ARM_ABS32
                                     00000000
                                                sdata
         00001702 R_ARM_ABS32
                                     0000000
                                                _edata
000001d8
000001dc
         00001802 R_ARM_ABS32
                                     00000000
                                                _sidata
000001e0
         00001902 R_ARM_ABS32
                                     0000000
                                                sbss
000001e4
         00001a02 R_ARM_ABS32
                                     00000000
                                                _ebss
Relocation section '.rel.debug_line' at offset 0x1160 contains 1 entry:
                                    Sym.Value
Offset
           Info
                    Type
                                               Sym. Name
0000002a 00000102 R_ARM_ABS32
                                     00000000
                                                .text
Relocation section '.rel.debug_info' at offset 0x1168 contains 7 entries:
                                    Sym. Value Sym. Name
Offset
           Info
                    Type
00000006 00001102 R_ARM_ABS32
                                     0000000
                                                .debug_abbrev
         00001202 R_ARM_ABS32
000000c
                                     0000000
                                                .debug_line
00000010 00000102 R_ARM_ABS32
                                     00000000
                                                .text
         00000102 R_ARM_ABS32
                                     0000000
00000014
                                                .text
         00001302 R_ARM_ABS32
00000018
                                     00000000
                                                .debug_str
0000001c
         00001302 R_ARM_ABS32
                                     0000000
                                                .debug_str
         00001302 R_ARM_ABS32
                                     00000000
00000020
                                                .debug_str
Relocation section '.rel.debug_aranges' at offset 0x11a0 contains 2 entries:
                                    Sym. Value Sym. Name
Offset
           Info
                    Type
                                                .debug_info
0000006
         00001002 R_ARM_ABS32
                                     0000000
         00000102 R_ARM_ABS32
00000010
                                     00000000
                                                .text
There are no unwind sections in this file.
Symbol table '.symtab' contains 94 entries:
  Num:
          Value Size Type
                              Bind
                                     Vis
                                               Ndx Name
```

```
0: 00000000
                  0 NOTYPE LOCAL
                                    DEFAULT
 1:
    00000000
                  0 SECTION LOCAL
                                    DEFAULT
                                                1
                                                  .text
    00000000
                    SECTION LOCAL
                                    DEFAULT
                                                3
                  0
                                                  .data
    00000000
 3:
                  0 SECTION LOCAL
                                    DEFAULT
                                                  .bss
 4:
    00000000
                  0 SECTION LOCAL
                                    DEFAULT
                                                5
                                                  .isr_vector
 5:
    00000000
                  0 NOTYPE
                            LOCAL
                                    DEFAULT
                                                5 $d
 6:
    00000194
                  0 NOTYPE
                             LOCAL
                                    DEFAULT
                                                5
                                                  $t
                  0 NOTYPE
 7:
    000001ac
                             L0CAL
                                    DEFAULT
                                                  .Reset_Handler_L[...]
                                                  . \texttt{Reset\_Handler\_C[} \ldots ]
 8:
    000001a2
                  0 NOTYPE
                             LOCAL
                                    DEFAULT
    000001c2
                  0
                    NOTYPE
                             L0CAL
                                    DEFAULT
                                                5
                                                   .Reset_Handler_L[...]
 9:
                                                  .Reset_Handler_F[...]
10: 000001be
                  0 NOTYPE
                             LOCAL
                                    DEFAULT
11: 00000015
                  0 FUNC
                             L0CAL
                                    DEFAULT
                                                1
                                                    _start
    00000000
                  0
                    NOTYPE
                             L0CAL
                                    DEFAULT
                                                1 $d
12:
13:
    00000014
                  0
                    NOTYPE
                             LOCAL
                                    DEFAULT
                                                1
                                                  $t
                  0 NOTYPE
14:
    000001ce
                             L0CAL
                                    DEFAULT
                                                5
                                                  $d
                  0 NOTYPE
15:
    000001d0
                             L0CAL
                                    DEFAULT
                                                5
                                                  $d
    0000000
                  0
                    SECTION LOCAL
                                    DEFAULT
                                                  .debug_info
    00000000
                  0 SECTION LOCAL
17:
                                    DEFAULT
                                                  .debug_abbrev
                                               11
18: 00000000
                  0
                    SECTION LOCAL
                                    DEFAULT
                                                  .debug_line
                                                  .debug_str
19:
    00000000
                  0
                    SECTION LOCAL
                                    DEFAULT
                                               14
20:
    00000000
                  0
                    SECTION LOCAL
                                    DEFAULT
                                               12
                                                  .debug_aranges
                  0 SECTION LOCAL
                                                  .ARM.attributes
    0000000
                                    DEFAULT
                                               15
    00000000
                                                  _sdata
                  0 NOTYPE
                             GLOBAL DEFAULT
                                              UND
22:
23:
    00000000
                  0
                    NOTYPE
                             GLOBAL DEFAULT
                                              UND
                                                  _edata
24: 00000000
                  0 NOTYPE
                             GLOBAL DEFAULT
                                              UND
                                                  _sidata
25: 00000000
                  0 NOTYPE
                             GLOBAL DEFAULT
                                              UND
                                                  _sbss
26: 00000000
                  0
                    NOTYPE
                             GLOBAL DEFAULT
                                              UND
                                                  _ebss
27:
    00000000
                  0
                    OBJECT
                             GLOBAL DEFAULT
                                                5
                                                  isr_vector
28: 00000000
                  0 NOTYPE
                             GLOBAL DEFAULT
                                              UND
                                                  _estack
    00000195
29:
                  0 FUNC
                             GLOBAL DEFAULT
                                                5
                                                  Reset_Handler
30:
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
                                                  NMI_Handler
    000001cb
                  0 FUNC
                             GLOBAL DEFAULT
                                                  Default Handler
31:
                                                5
32: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  HardFault_Handler
33:
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
                                                  MemManage_Handler
                                                  BusFault_Handler
    000001cb
                  0 FUNC
34:
                             WEAK
                                    DEFAULT
35: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  UsageFault_Handler
36: 000001cb
                  O FUNC
                             WFAK
                                    DEFAULT
                                                  SVC_Handler
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
                                                  DebugMon_Handler
37:
                  0 FUNC
                                    DEFAULT
                                                5 PendSV Handler
38: 000001ch
                             WFAK
39: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                5 SysTick_Handler
40:
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
                                                  EXTI16_PVD_IRQHandler
                                                  TAMP_STAMP_IRQHandler
                  0 FUNC
41: 000001cb
                             WEAK
                                    DEFAULT
                  0 FUNC
                                                  EXTI22_RTC_WKUP_[...]
42:
    000001cb
                             WEAK
                                    DEFAULT
                  0 FUNC
43:
    000001cb
                             WEAK
                                    DEFAULT
                                                  FLASH_IRQHandler
    000001cb
                  0
                    FUNC
                                    DEFAULT
                                                  RCC_IRQHandler
44:
                             WEAK
45:
    000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                5
                                                  EXTIO_IRQHandler
46: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  EXTI1_IRQHandler
                                                  EXTI2_IRQHandler
EXTI3_IRQHandler
47:
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
    000001cb
                  0 FUNC
                                    DEFAULT
48:
                             WEAK
49:
    000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  EXTI4_IRQHandler
                  0 FUNC
                                    DEFAULT
                                                  DMA1_Stream0_IRQ[...]
50: 000001cb
                             WFAK
    000001cb
                    FUNC
                             WEAK
                                    DEFAULT
                                                  DMA1_Stream1_IRQ[...]
51:
                  0
                                                  DMA1_Stream2_IRQ[...]
52: 000001cb
                  0 FUNC
                             WFAK
                                    DEFAULT
53: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  DMA1_Stream3_IRQ[...]
                                                  DMA1_Stream4_IRQ[...]
DMA1_Stream5_IRQ[...]
54:
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
55: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                  0 FUNC
                                                  DMA1_Stream6_IRQ[...]
56: 000001cb
                             WEAK
                                    DEFAULT
                  0 FUNC
57:
    000001cb
                             WEAK
                                    DEFAULT
                                                  ADC_IRQHandler
    000001cb
                    FUNC
                                    DEFAULT
                                                  EXTI9_5_IRQHandler
58:
                  0
                             WEAK
                                                  TIM1_BRK_TIM9_IR[...]
                  0 FUNC
59:
    000001cb
                             WEAK
                                    DEFAULT
60: 000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  TIM1_UP_TIM10_IR[...]
61:
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
                                                  TIM1 TRG COM TIM[...]
                  0 FUNC
                                                  TIM1_CC_IRQHandler
62:
    000001cb
                             WEAK
                                    DEFAULT
    000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                  TIM2_IRQHandler
                  0 FUNC
64:
    000001cb
                             WEAK
                                    DEFAULT
                                                  TIM3_IRQHandler
    000001cb
                  0
                    FUNC
                             WEAK
                                    DEFAULT
                                                  TIM4_IRQHandler
65:
66:
    000001ch
                  0 FUNC
                             WFAK
                                    DEFAULT
                                                5 I2C1_EV_IRQHandler
67:
    000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                5 I2C1_ER_IRQHandler
68:
    000001cb
                  0 FUNC
                             WEAK
                                    DEFAULT
                                                5 I2C2_EV_IRQHandler
                                                5 I2C2_ER_IRQHandler
69: 000001ch
                  O FUNC
                             WFAK
                                    DEFAULT
```

```
70: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                              5 SPI1_IRQHandler
71: 000001cb
                 0 FUNC
                                             5 SPI2_IRQHandler
                           WFAK
                                  DEFAULT
72: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 USART1_IRQHandler
73: 000001cb
                 0 FUNC
                                             5 USART2_IRQHandler
                                  DEFAULT
                           WEAK
74: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 EXTI15_10_IRQHandler
75: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 EXTI17_RTC_Alarm[...]
76: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 EXTI18_OTG_FS_WK[...]
                                             5 DMA1_Stream7_IRQ[...]
77: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                 0 FUNC
78: 000001cb
                           WFAK
                                  DEFAULT
                                             5 SDIO_IRQHandler
79: 000001cb
                 0 FUNC
                                             5 TIM5_IRQHandler
                           WEAK
                                  DEFAULT
80: 000001cb
                 0 FUNC
                                             5 SPI3_IRQHandler
                                  DEFAULT
                           WEAK
81: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 DMA2_Stream0_IRQ[...]
82: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 DMA2_Stream1_IRQ[...]
83: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 DMA2_Stream2_IRQ[...]
                 0 FUNC
                                             5 DMA2_Stream3_IRQ[...]
84: 000001cb
                           WEAK
                                  DEFAULT
                 0 FUNC
                                             5 DMA2_Stream4_IRQ[...]
85: 000001cb
                           WEAK
                                  DEFAULT
86: 000001cb
                 0 FUNC
                                             5 OTG_FS_IRQHandler
                           WEAK
                                  DEFAULT
                 0 FUNC
                                             5 DMA2_Stream5_IRQ[...]
87: 000001cb
                           WEAK
                                  DEFAULT
88: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 DMA2_Stream6_IRQ[...]
89: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 DMA2_Stream7_IRQ[...]
                 0 FUNC
                                             5 USART6_IRQHandler
90: 000001cb
                           WEAK
                                  DEFAULT
91: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 I2C3_EV_IRQHandler
92: 000001cb
                 0 FUNC
                           WFAK
                                  DEFAULT
                                             5 I2C3_ER_IRQHandler
93: 000001cb
                 0 FUNC
                           WEAK
                                  DEFAULT
                                             5 SPI4_IRQHandler
```

No version information found in this file.

Attribute Section: aeabi

File Attributes

Tag\_CPU\_name: "Cortex-M4"

Tag\_CPU\_arch: v7E-M

Tag\_CPU\_arch\_profile: Microcontroller

Tag\_THUMB\_ISA\_use: Thumb-2

Let's break this down.

The provided output contains detailed information about an ELF (Executable and Linkable Format) file for an ARM architecture. Let's go through each part of the output and explain it in detail:

#### **ELF Header:**

Magic: This indicates the file type and that it is an ELF file.

Class: Specifies that it is an ELF32 (32-bit) file.

Data: Indicates it is stored in little-endian format (least significant byte first).

*Version*: The version of the ELF format (in this case, version 1, which is the current version).

OS/ABI: Specifies that it is targeting a UNIX System V-based operating system.

ABI Version: The version of the ABI (Application Binary Interface) used (in this case, version 0).

Type: Indicates that it is an EXEC (Executable file).

Machine: Specifies the target architecture (ARM).

Entry point address: The memory address where program execution begins.

Start of program headers: The offset in the file where the program headers start.

Start of section headers: The offset in the file where the section headers start.

Flags: Additional information about the file (Version5 EABI, softfloat ABI).

Size of this header: The size of the ELF header in bytes.

Size of program headers: The size of a program header entry in bytes.

Number of program headers: The number of program header entries.

Size of section headers: The size of a section header entry in bytes.

Number of section headers: The number of section header entries.

Section header string table index: The index of the section header string table.

#### **Section Headers:**

This section provides information about each section in the ELF file, including the section's name, type, address, offset in the file, size, and other flags. The section headers store details about the various sections present in the file, such as code, data, debugging information, symbol tables, and more.

#### **Program Headers:**

This section describes the program segments and their corresponding attributes in the executable. Program headers are used to specify the segments that need to be loaded into memory during program execution. It includes information like segment type, virtual address, physical address, file size, memory size, and alignment.

#### **Section to Segment mapping:**

This table shows the mapping between sections and program segments. It indicates which sections are included in each program segment. Segments are used during the loading of the executable into memory.

### Symbol table '.symtab':

This section contains entries for symbols present in the binary. Each entry includes information about the symbol's name, type, value (address), size, binding, visibility, and index.

#### Attribute Section: aeabi:

This section contains attribute information specific to the ARM architecture and follows the ARM EABI (Embedded Application Binary Interface) standard. It includes information about the CPU name, CPU architecture, CPU architecture profile, and the Thumb-2 ISA (Instruction Set Architecture) usage.

Overall, the output provides a comprehensive overview of the ELF file's structure and key information about sections, program headers, symbols, and attributes. This information is essential for the operating system and linking tools to load and execute the binary correctly.

Finally, we will look at a tool to list symbols in the file.

```
arm-none-eabi-nm main.elf
```

```
080001a2 r .Reset_Handler_Copy_Data_Init
080001be r .Reset_Handler_Fill_Zero_BSS
080001ac r .Reset_Handler_Loop_Copy_Data_Init
080001c2 r .Reset_Handler_Loop_Fill_Zero_BSS
20000000 B __bss_end_
20000000 B __bss_start_
080001fc t __start
20000000 B _ebss
20000000 D _edata
20010000 R _estack
0800020a T _etext
20000000 B _sbss
20000000 D _sdata
0800020c A sidata
080001ca W ADC_IRQHandler
080001ca W BusFault_Handler
080001ca W DebugMon_Handler
080001ca R Default_Handler
080001ca W DMA1_Stream0_IRQHandler
080001ca W DMA1_Stream1_IRQHandler
080001ca W DMA1_Stream2_IRQHandler
080001ca W DMA1_Stream3_IRQHandler
080001ca W DMA1_Stream4_IRQHandler
080001ca W DMA1_Stream5_IRQHandler
080001ca W DMA1_Stream6_IRQHandler
080001ca W DMA1_Stream7_IRQHandler
080001ca W DMA2_Stream0_IRQHandler
080001ca W DMA2_Stream1_IRQHandler
080001ca W DMA2_Stream2_IRQHandler
080001ca W DMA2_Stream3_IRQHandler
```

```
080001ca W DMA2_Stream4_IRQHandler
080001ca W DMA2_Stream5_IRQHandler
080001ca W DMA2_Stream6_IRQHandler
080001ca W DMA2_Stream7_IRQHandler
080001ca W EXTIO_IRQHandler
080001ca W EXTI1_IRQHandler
080001ca W EXTI15_10_IRQHandler
080001ca W EXTI16_PVD_IRQHandler
080001ca W EXTI17_RTC_Alarm_IRQHandler
080001ca W EXTI18_OTG_FS_WKUP_IRQHandler
080001ca W EXTI2 IROHandler
080001ca W EXTI22_RTC_WKUP_IRQHandler
080001ca W EXTI3_IRQHandler
080001ca W EXTI4_IRQHandler
080001ca W EXTI9_5_IRQHandler
080001ca W FLASH_IRQHandler
080001ca W HardFault_Handler
080001ca W I2C1_ER_IRQHandler
080001ca W I2C1_EV_IRQHandler
080001ca W I2C2_ER_IRQHandler
080001ca W I2C2_EV_IRQHandler
080001ca W I2C3_ER_IRQHandler
080001ca W I2C3_EV_IRQHandler
08000000 R isr_vector
080001ca W MemManage Handler
080001ca W NMI_Handler
080001ca W OTG_FS_IRQHandler
080001ca W PendSV_Handler
080001ca W RCC_IRQHandler
08000194 R Reset_Handler
080001ca W SDIO_IRQHandler
080001ca W SPI1_IRQHandler
080001ca W SPI2_IRQHandler
080001ca W SPI3_IRQHandler
080001ca W SPI4_IRQHandler
080001ca W SVC_Handler
080001ca W SysTick_Handler
080001ca W TAMP_STAMP_IRQHandler
080001ca W TIM1_BRK_TIM9_IRQHandle
080001ca W TIM1_CC_IRQHandler
080001ca W TIM1_TRG_COM_TIM11_IRQHandler
080001ca W TIM1_UP_TIM10_IRQHandler
080001ca W TIM2_IRQHandler
080001ca W TIM3_IRQHandler
080001ca W TIM4_IRQHandler
080001ca W TIM5_IRQHandler
080001ca W UsageFault_Handler
080001ca W USART1_IRQHandler
080001ca W USART2_IRQHandler
080001ca W USART6_IRQHandler
```

Let's break this down.

The provided output represents the symbol table ('.symtab') of an ELF file, which contains information about various symbols present in the binary. Symbols are identifiers used in the code, such as functions, variables, and other program elements. Each symbol has associated attributes, including its name, value (address), size, type, binding, and visibility. Let's go through the output and explain the symbols:

- 't \_\_start': This is a local symbol ('t' stands for 'text') with the name '\_\_start' located at address 0x080001a2. It is typically the entry point of the program.
- 'R \_estack': This is a global symbol ('R' stands for 'ROM') with the name '\_estack' located at address 0x20010000. It represents the bottom of the stack (end of memory) in RAM.
- 'W ADC\_IRQHandler': This is a weak global symbol ('W' stands for 'weak') with the name 'ADC\_IRQHandler' located at address 0x080001ca. It represents an interrupt service routine (ISR) for handling ADC interrupts.
- 'W BusFault\_Handler': This is a weak global symbol representing the Bus Fault Handler ISR.
- 'W DebugMon\_Handler': This is a weak global symbol representing the Debug Monitor Handler ISR.
- 'T Default\_Handler': This is a global symbol ('T' stands for 'text') representing the Default Handler ISR.
- 'W DMA1\_Stream0\_IRQHandler' to 'W DMA2\_Stream7\_IRQHandler': These are weak global symbols representing different DMA Stream ISRs.
- 'R isr\_vector': This is a global symbol ('R' stands for 'read-only data') representing the start of the interrupt vector table (usually called 'isr\_vector').
- 'T Reset\_Handler': This is a global symbol ('T' stands for 'text') representing the Reset Handler.
- 'W SysTick\_Handler': This is a weak global symbol representing the SysTick Handler ISR.
- 'W TAMP\_STAMP\_IRQHandler': This is a weak global symbol representing an ISR for handling Tamper and TimeStamp interrupts.
- 'W TIM1\_BRK\_TIM9\_IRQHandle' to 'W TIM5\_IRQHandler': These are weak global symbols representing different TIMx (Timer) ISRs.
  'W EXTIO\_IRQHandler' to 'W EXTI9\_5\_IRQHandler': These are weak global symbols representing different External Interrupt (EXTI) ISRs.
  Symbols starting with '0800019c':
- 'W FLASH\_IRQHandler': This is a weak global symbol representing the Flash memory interface ISR.

'W HardFault\_Handler': This is a weak global symbol representing the Hard Fault Handler ISR.

Symbols starting with '0800019c':

'W I2C1\_ER\_IRQHandler' to 'W I2C3\_EV\_IRQHandler': These are weak global symbols representing different I2C ISRs.

'W NMI\_Handler': This is a weak global symbol representing the Non-Maskable Interrupt (NMI) Handler ISR.

'W OTG\_FS\_IRQHandler': This is a weak global symbol representing the USB On-The-Go Full-Speed (OTG\_FS) ISR.

'W PendSV\_Handler': This is a weak global symbol representing the Pendable Service (PendSV) Handler ISR.

'W RCC\_IRQHandler': This is a weak global symbol representing the Reset and Clock Control (RCC) ISR.

'W SDIO\_IRQHandler': This is a weak global symbol representing the Secure Digital Input/Output (SDIO) ISR.

'W SPI1\_IRQHandler' to 'W SPI4\_IRQHandler': These are weak global symbols representing different SPI (Serial Peripheral Interface) ISRs.

'W SVC\_Handler': This is a weak global symbol representing the Supervisor Call (SVC) Handler ISR.

'W TIM1\_CC\_IRQHandler': This is a weak global symbol representing the Timer 1 Capture/Compare (TIM1 CC) ISR.

'W UsageFault\_Handler': This is a weak global symbol representing the Usage Fault Handler ISR.

'W USART1\_IRQHandler' to 'W USART6\_IRQHandler': These are weak global symbols representing different USART (Universal Synchronous/Asynchronous Receiver/Transmitter) ISRs.

These symbols represent the various interrupt service routines (ISRs) and handlers defined in the program. Each symbol's type and attributes are essential for the linker and debugger to correctly resolve and manage these symbols during the program's execution.

In our next chapter we will discuss the ARM Cortex-M registers.

# Chapter 6: ARM Cortex-M Registers

Today we will begin our examination into the Cortex-M non-peripheral registers.

The Cortex-M has the following non-peripheral registers.

17 General-Purpose Registers

- 1 Status Register
- 3 Interrupt Mask Registers

Of the 17 GP registers, R0 to R12 are completely free to work with to hold variable 32-bit data value you want.

In ARM architecture, R13 is known as the Stack Pointer (SP). In the context of Cortex-M processors (which are part of the ARM architecture), it serves a crucial role in managing the stack. The stack is a region of memory used to store information during the execution of a program, especially during function calls and interrupt handling.

Here's how the Stack Pointer (R13) is used and its significance:

**Stack Management**: The Stack Pointer (SP) is a special register that points to the top of the stack, which is the last address used on the stack. The stack typically grows from higher memory addresses to lower memory addresses. When the stack is empty, the SP points to the highest address of the stack space.

Function Calls: Before a function is called, the caller saves its return address (the address of the instruction following the function call) in the Link Register (LR). Additionally, if the function being called has any local variables or needs to save certain register values across the function call (such as R4-R11), it allocates space on the stack.

**Stack Frame**: Each function call creates a new "stack frame" on the stack. A stack frame is a block of memory that holds the function's return address, saved registers, and local variables. It helps keep track of the function's execution context.

**Nested Function Calls**: When a function calls another function (nested function calls), each function gets its own stack frame, allowing multiple instances of the same function to be active simultaneously without interfering with each other's data.

**Stack Management During Function Execution**: As a function executes, it can push additional data onto the stack or pop data off the stack as needed. For example, when a function makes a local variable, it typically allocates space on the stack, and when that variable goes out of scope (function exits), that space is deallocated.

**Stack Pointer Operations**: The Stack Pointer (SP) is automatically adjusted by hardware during stack push (store) and pop (load) operations. For example, when a value is pushed onto the stack, the SP is decremented to point to the next available memory location for the next push operation. Similarly, when a value is popped from the stack, the SP is incremented to release that memory location for future use.

In summary, the Stack Pointer (R13) plays a critical role in managing the stack and maintaining the execution context of a program during function calls and interrupt handling. It points to the top of the stack and is automatically adjusted during push and pop operations to allocate and deallocate space for function call information and local variables.

In the ARM architecture, R14 is the Link Register (LR). The Link Register is a core register in the ARM Cortex-M architecture and is essential for managing function calls and returning from subroutines (functions).

The significance of the Link Register (R14) lies in its role during function calls and returning from function calls:

Function Calls: Before a function call is made, the calling function (caller) typically stores its return address in the Link Register (LR). The return address is the memory address of the instruction following the function call instruction. By storing this address in the LR, the processor knows where to return once the called function (callee) completes its execution.

Function Prologue: When a function is called, it sets up its stack frame, which includes saving the current LR value on the stack along with any other relevant register values (e.g., R4-R11) that need to be preserved across the function call. This allows the called function to have its own local variables and not interfere with the caller's variables.

**Returning from Function Calls:** When the called function completes its execution, it uses the LR value stored in the stack frame to return control to the calling function. The processor loads the LR value

from the stack and jumps to the address stored in it, effectively resuming the execution of the calling function at the point just after the function call.

**Efficient Subroutine Calls**: The use of the LR as the return address allows for efficient subroutine calls, as it avoids the need to explicitly push the return address onto the stack before calling a function and then pop it back off afterward. This is particularly beneficial for embedded systems with limited resources like the STM32F401CCU6.

**Nested Function Calls**: In case of nested function calls (function A calls function B, which calls function C, and so on), the LR helps in maintaining the call chain. Each function call stores its return address in its respective LR, allowing for proper return flow when each function completes its execution.

Interrupt Handling: The LR is also crucial during interrupt handling. When an interrupt occurs, the processor automatically saves the current LR value onto the stack before jumping to the interrupt service routine (ISR). After the ISR completes its execution, it loads the LR value from the stack to return to the interrupted program flow.

In summary, the Link Register (R14) is a vital register in the STM32F401CCU6 microcontroller's ARM Cortex-M core. It facilitates function calls and returns, allowing for efficient subroutine calls and proper management of nested function calls and interrupt handling. Its use is critical for maintaining the execution flow and context in the system.

In the ARM archecture, R15 is the Program Counter (PC). The Program Counter is a core register in the ARM Cortex-M architecture, and its significance lies in its role in keeping track of the currently executing instruction and managing the program flow.

Here's the significance of the Program Counter (R15) in the STM32F401CCU6:

**Instruction Fetch**: The PC holds the memory address of the next instruction to be fetched and executed by the processor. During the fetch-execute cycle, the PC is used to fetch the instruction from memory, and after executing that instruction, the PC is automatically updated to point to the next instruction in memory.

**Sequential Execution**: As the name suggests, the Program Counter maintains the sequence of instruction execution. It ensures that the processor follows the correct order of instructions specified in the program, executing them one after the other.

**Branch and Jump Instructions**: When the processor encounters branch or jump instructions (e.g., B, BL, BX, BLX), the PC is modified to point to the target address specified by these instructions. This allows the processor to change the normal sequential flow of the program and jump to different parts of the code based on specific conditions or function calls.

**Subroutine Calls and Returns**: The PC plays a crucial role during subroutine calls and returns. When a subroutine is called (using BL or BLX), the PC is saved in the Link Register (LR), and the PC is then updated to the address of the subroutine. After the subroutine completes its execution, the PC is restored from the LR to resume execution at the instruction following the subroutine call (BL or BLX).

Interrupt Handling: During interrupt handling, the PC is automatically saved by the processor onto the stack when an interrupt occurs. This allows the processor to return to the interrupted program flow after handling the interrupt by restoring the PC from the stack.

**Exception Handling**: In addition to regular interrupts, the PC is also used in exception handling for various events such as faults, aborts, and system calls. The processor saves the PC onto the stack during exception entry and restores it during exception exit to resume normal program flow.

In summary, the Program Counter (R15) in the STM32F401CCU6 is fundamental for managing the program flow and instruction execution. It keeps track of the next instruction to be executed, allows for branching and jumping to different parts of the code, facilitates subroutine calls and returns, and plays a vital role during interrupt and exception handling. The correct operation of the Program Counter is essential for the proper execution of the program and overall system functionality.

In the ARM Cortex-M4 processor, including the STM32F401CCU6, the Program Status Register (PSR) contains important status and control information about the processor's current execution state. The PSR consists of three main fields:

**APSR (Application Program Status Register)**: This field contains various application program status flags, including the zero flag (Z), the negative flag (N), the carry flag (C), the overflow flag (V), and the Q flag (for saturation arithmetic).

**IPSR (Interrupt Program Status Register)**: This field indicates the exception number of the currently executing exception (interrupt or fault). In thumb mode, the IPSR is part of the PSR (XPSR) and indicates the current active exception number.

**EPSR (Execution Program Status Register)**: This field holds execution status flags such as the Thumb bit (T), the stack pointer selection bit (SPSEL), and the floating-point extension enable bit (FPCA).

For the specific STM32F401CCU6, we'll focus on the APSR and some relevant bits in the EPSR:

## **APSR (Application Program Status Register):**

N (Negative) Flag (Bit 31): Set when the result of an operation is negative. For example, after a subtraction where the result is less than zero.

Z (Zero) Flag (Bit 30): Set when the result of an operation is zero. For example, after a subtraction where the result is equal to zero.

C (Carry) Flag (Bit 29): Set when there is a carry or borrow out of the most significant bit in arithmetic and logical operations, such as addition or subtraction.

*V (Overflow) Flag (Bit 28)*: Set when a signed arithmetic operation results in overflow or underflow, indicating that the result does not fit within the available bits.

*Q* (Saturation) Flag (Bit 27): Set when saturation arithmetic is enabled (optional in ARM Cortex-M4) and an arithmetic operation results in saturation.

## **EPSR** (Execution Program Status Register):

T (Thumb Bit) (Bit 24): Set when the processor is in Thumb state. In the STM32F401CCU6, the processor operates mainly in Thumb state, which allows for more compact code and better power efficiency compared to ARM state.

SPSEL (Stack Pointer Select) Bit (Bit 1): Set to 0 when the main stack pointer (MSP) is selected and set to 1 when the process stack pointer (PSP) is selected. The processor can switch between these two stack pointers for different execution contexts.

FPCA (Floating-Point Context Active) Bit (Bit 2): Set to 0 when the Floating-Point Unit (FPU) context is not active and set to 1 when an FPU context is active. This bit indicates whether floating-point instructions can be executed.

These status flags are critical for conditional branching and controlling the flow of the program based on the results of arithmetic and logical operations. They also play a role in exception handling and debugging by providing information about the processor's current state.

Keep in mind that some features, such as the FPU and saturation arithmetic, are optional in the Cortex-M4 architecture and may not be present in all implementations, including the STM32F401CCU6. The specific implementation details can be found in the device's technical reference manual or datasheet.

In ARM assembly language, MRS stands for "Move from Special Register." It is an instruction used to read the value of a special register in the ARM Cortex-M processor. Special registers in the Cortex-M architecture are typically system control registers, status registers, or configuration registers that control various aspects of the processor's behavior or provide information about its current state.

The MRS instruction allows you to transfer the contents of a special register to a general-purpose register, where you can then perform further operations or use the value as needed in your program. The general syntax of the MRS instruction is as follows:

MRS <Rd>, <special\_register>

Here, <Rd> is the destination general-purpose register where the value of the special register will be stored, and <special\_register> represents the name of the special register you want to read.

For example, let's say you want to read the value of the APSR (Application Program Status Register) into R0. The instruction would look like this:

MRS R0, APSR

Similarly, you can read other special registers like IPSR (Interrupt Program Status Register), xPSR (Combined Program Status Register), MSP (Main Stack Pointer), PSP (Process Stack Pointer), and more.

It's important to note that accessing certain special registers might require privileged execution mode, and some registers may not be directly accessible in unprivileged mode. If the instruction is executed in unprivileged mode and the special register is not accessible, the behavior of the MRS instruction might result in an undefined operation or raise an exception.

To use special registers effectively, especially those related to system control and configuration, it's crucial to refer to the processor's reference manual or technical documentation to understand their purpose, accessibility, and potential side effects. Additionally, the availability and names of specific special registers may vary depending on the specific ARM Cortex-M processor variant being used.

In ARM assembly language, MSR stands for "Move to Special Register." It is an instruction used to write a value into a special register in the ARM Cortex-M processor. Special registers in the Cortex-M architecture are typically system control registers, status registers, or configuration registers that control various aspects of the processor's behavior or provide information about its current state.

The MSR instruction allows you to set the value of a special register using a value from a general-purpose register or an immediate value. The general syntax of the MSR instruction is as follows:

MSR <special\_register>, <Rn>

Here, <special\_register> represents the name of the special register you want to write to, and <Rn> is the source general-purpose register containing the value you want to write into the special register.

Alternatively, you can use an immediate value as the source to directly set the value of the special register. In this case, the syntax would be:

MSR <special\_register>, #<immediate\_value>

Here, <special\_register> represents the name of the special register you want to write to, and <immediate\_value> is the immediate value you want to set in the special register.

For example, if you want to set the value of the CONTROL register with the value in RO, the instruction would look like this:

MSR CONTROL, RO

Similarly, you can directly set the value of some special registers using an immediate value. For example, to set the PRIMASK (Priority Mask) register to 1, you can use:

MSR PRIMASK, #1

It's important to note that accessing certain special registers might require privileged execution mode, and some registers may not be directly writable in unprivileged mode. If the instruction is executed in unprivileged mode and the special register is not writable, the behavior of the MSR instruction might result in an undefined operation or raise an exception.

To use MSR effectively and safely, especially for system control and configuration, it's crucial to refer to the processor's reference manual or technical documentation to understand their purpose, accessibility, and potential side effects. Additionally, the availability and names of specific special registers may vary depending on the specific ARM Cortex-M processor variant being used.

In our next chapter we will discuss the ARM Thumb2 instruction set.

# Chapter 7: ARM Thumb2 Instruction Set

Today we will begin our examination into the ARM Thumb2 instruction set.

The ARM Cortex-M4 processor used in the STM32F401CCU6 microcontroller implements the ARMv7-M architecture, which includes the Thumb-2 instruction set. Thumb-2 is a compact 16-bit and 32-bit mixed instruction set that combines the benefits of both the 16-bit Thumb instructions and the 32-bit ARM instructions. It allows for more code density and improved performance compared to the older Thumb and ARM instruction sets.

The Thumb-2 instruction set includes various types of instructions, and I'll explain some of the key categories and examples below:

## **Data Processing Instructions:**

Add, Subtract, Multiply, and other arithmetic operations:

ADD Rd, Rn, Operand2: Adds the value in Rn to Operand2 and stores the result in Rd.

SUB Rd, Rn, Operand2: Subtracts the value in Operand2 from Rn and stores the result in Rd.

MUL Rd, Rn, Rm: Multiplies the values in Rn and Rm and stores the result in Rd.

#### Load and Store Instructions:

Load a value from memory into a register:

LDR Rd, [Rn, Offset]: Loads the value from memory at address Rn +
Offset into Rd.

Store a value from a register into memory: STR Rd, [Rn, Offset]: Stores the value from Rd into memory at address Rn + Offset.

#### **Branch Instructions:**

Unconditional branch:

B Label: Jumps to the instruction at Label.

Conditional branch:

BEQ/BNE/BGT/BLT, etc.: Branches to the Label if the specified condition is met.

## **Control Flow Instructions:**

Subroutine Call:

BL Label: Calls the subroutine at Label and saves the return address in the link register (LR).

Return from Subroutine:

BX LR: Branches to the address stored in the link register, effectively returning from a subroutine.

## **Bit Manipulation Instructions:**

Set and Clear individual bits:

BSET/BCLR: Sets or clears a specific bit in a register.

#### **Shift and Rotate Instructions:**

Shift or rotate the bits in a register: LSL/LSR/ASR/ROR: Logical Shift Left/Right, Arithmetic Shift Right, Rotate Right.

#### Stack Instructions:

Push and Pop values from the stack:

PUSH: Pushes multiple registers onto the stack.

POP: Pops multiple registers from the stack.

These are just some examples of the Thumb-2 instructions available in the Cortex-M4 architecture. The Thumb-2 instruction set is designed to be efficient, enabling a good balance between code size and performance, which is especially crucial in microcontroller applications with limited resources.

The STM32F401CCU6 microcontroller's reference manual and Cortex-M4 Technical Reference Manual provide comprehensive information on the Thumb-2 instruction set and other architecture-specific details.

Directives are instructions used in assembly language programming to provide additional information to the assembler or linker. They don't represent machine instructions executed by the CPU; instead, they

control how the assembler generates the machine code or how the linker organizes the final executable code. These directives are specific to the assembler being used and may vary between different architectures and toolchains. Below are explanations of some commonly used directives:

## .space:

Syntax: .space size

Description: Reserves a block of memory of the specified size (in bytes) without initializing it. The memory is typically filled with zeros or left uninitialized, depending on the assembler and target architecture. This directive is useful for reserving space for variables or buffers.

#### .word:

Syntax: .word value1, value2, ...

Description: Initializes memory with a sequence of 32-bit (4-byte) values. Each value listed after the .word directive is stored consecutively in memory. For example, .word 10, 20, 30 would store the values 10, 20, and 30 in consecutive memory locations.

#### .section:

Syntax: .section section\_name [, "flags"]

Description: Specifies a section or segment for the following code or data. A section is a logical unit used for grouping related code or data together. The optional "flags" argument can be used to provide additional information about the section, such as its permissions, alignment, etc.

## .global or .globl:

Syntax: .global symbol or .globl symbol

Description: Declares a symbol as global, meaning it can be accessed from other source files or object files. This is necessary when you want to use a symbol defined in one source file in another source file.

#### .equ:

Syntax: .equ symbol, expression

Description: Defines a symbol with a constant value. The value of the symbol is computed based on the provided expression. For example, .equ my\_constant, 42 would define the symbol my\_constant with the value 42.

#### .align:

Syntax: .align alignment

Description: Adjusts the alignment of the following code or data to the specified value. The alignment value should be a power of 2, and the assembler inserts padding bytes, if necessary, to ensure that the next address is aligned correctly.

## .text, .data, .bss, .rodata, etc.:

These are section names used to specify the type of data or code that follows. For example, .text is used for executable code, .data for initialized data, .bss for uninitialized data, and .rodata for readonly data.

It's important to note that the specific directives and their syntax may vary depending on the assembler and target architecture being used. The examples provided above are generic and may not represent the exact syntax used in a specific assembly language or toolchain. Therefore, it's essential to refer to the documentation of the assembler and the specific target architecture for accurate and upto-date information.

In our next chapter we will discuss load & store instructions.

# Chapter 8: Load & Store Instructions

Now the fun begins as we get to dive back into coding!

Let's get our project setup below and copy over our template.

cd stm32f401ccu6-projects
mkdir 0x0008-load\_and\_store\_instructions
cd 0x0008-load\_and\_store\_instructions
cp ..\0x0001-template\main.s .
cp ..\0x0001-template\STM32F401CCUX\_FLASH.ld .

In ARM assembly language, the LDR (Load Register) and STR (Store Register) instructions are used to load data from memory into a register and store data from a register into memory, respectively. These instructions are fundamental for accessing data in memory and are essential for various tasks in programming, such as reading and writing variables, arrays, and structures.

## LDR (Load Register):

Syntax: LDR Rd, [Rn, #0ffset]

Description: The LDR instruction loads a 32-bit word from memory into a register. The address to load from is computed as the sum of the base register Rn and the immediate offset Offset. The result is stored in the destination register Rd.

## Example:

LDR R1, [R0, #4]

This instruction loads a 32-bit word from the memory address stored in R0 + 4 bytes into register R1.

Note: On the Cortex-M4, the Offset must be a multiple of 4, as it deals with 32-bit words.

#### STR (Store Register):

Syntax: STR Rd, [Rn, #Offset]

Description: The STR instruction stores the contents of a register into memory. The address to store into is computed as the sum of the base register Rn and the immediate offset Offset. The data in the source register Rd is stored in memory.

#### Example:

STR R1, [R0, #8]

This instruction stores the contents of register R1 into the memory address stored in R0 + 8 bytes.

Note: On the Cortex-M4, the Offset must be a multiple of 4, as it deals with 32-bit words.

## LDR and STR with Immediate Offset:

Both LDR and STR instructions can use an immediate offset (positive or negative) to access memory locations relative to the base register.

## Example:

LDR R2, [R3, #12]

This instruction loads a 32-bit word from the memory address stored in R3 + 12 bytes into register R2.

STR R4, [R5, #-16]

This instruction stores the contents of register R4 into the memory address stored in R5 - 16 bytes.

## LDR and STR with Register Offset:

The LDR and STR instructions can also use a register as an offset to access memory locations.

#### Example:

LDR R6, [R7, R8]

This instruction loads a 32-bit word from the memory address stored in R7 + the value stored in R8 into register R6.

STR R9, [R10, -R11]

This instruction stores the contents of register R9 into the memory address stored in R10 - the value stored in R11.

These instructions are essential for data manipulation and memory access in ARM assembly language programming. It's important to ensure that memory addresses are correctly calculated and aligned, especially on the Cortex-M4 architecture, which requires 32-bit word alignment. Also, pay attention to the source and destination registers to avoid overwriting critical data during memory operations.

Let's edit **main.s** and if you are unfamiliar with VIM please watch this video. <a href="https://youtu.be/ggSyF1SVFr4">https://youtu.be/ggSyF1SVFr4</a>

```
* FILE: main.s
   DESCRIPTION:
   This file contains the assembly code for a simple load and store firmware
   utilizing the STM32F401CC6 microcontroller.
  AUTHOR: Kevin Thomas
   CREATION DATE: March 3, 2024
 * UPDATE DATE: March 31, 2024
 * ASSEMBLE AND LINK w/ SYMBOLS:
   1. arm-none-eabi-as -g main.s -o main.o 2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld 3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit" ASSEMBLE AND LINK w/o SYMBOLS:
 * 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CUX_FLASH.ld

* 3. arm-none-eabi-objcopy -O binary --strip-all main.elf main.bin

* 3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.bin 0x08000000 verify reset exit"

* DEBUG W/ SYMBOLS:
 * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

* 2. arm-none-eabi-gdb main.elf

* 3. target remote :3333

* 4. monitor reset halt
 * DEBUG w/o SYMBOLS:
 * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

* 2. arm-none-eabi-gdb main.bin

* 3. target remote :3333
 * 4. monitor reset halt
* 5. x/8i $pc
.syntax unified
.cpu cortex-m4
.fpu softvfp
. thumb
.word _sdata
.word _edata
^{\prime**} ^{\star} The start address for the initialization values of the .data section defined in linker script.
.word _sidata
.word _sbss
/**
    * The end address for the .bss section defined in linker script.
.word _ebss
* Provide weak aliases for each Exception handler to the Default_Handler. As they are weak aliases, any function * with the same name will override this definition.
.macro weak name
   .weak \name
  .thumb_set \name, Default_Handler
.word \name
.section .isr_vector, "a"
* The STM32F401CCUx vector table. Note that the proper constructs must be placed on this to ensure that it ends up * at physical address 0x000000000.
.global isr_vector
 type isr_vector, %object
isr_vector:
.word _estack
.word Reset_Handler
```

```
weak NMI Handler
 weak HardFault_Handler
 weak MemManage_Handler
 weak BusFault Handler
 weak UsageFault_Handler
word 0
.word 0
.word 0
.word 0
 weak SVC_Handler
weak DebugMon_Handler
weak PendSV_Handler
 weak SysTick_Handler
word 0
                                                                                                    // EXTI Line 16 interrupt PVD through EXTI line detection // Tamper and TimeStamp interrupts through the EXTI line // EXTI Line 22 interrupt RTC Wakeup interrupt, EXTI line // FLASH global interrupt
weak EXTI16_PVD_IRQHandler
weak TAMP_STAMP_IRQHandler
weak EXTI22_RTC_WKUP_IRQHandler
 weak FLASH_IRQHandler
weak RCC_IRQHandler weak EXTIO_IRQHandler
                                                                                                     // RCC global interrupt
// EXTI Line0 interrupt
weak EXTI1_IRQHandler weak EXTI2_IRQHandler
                                                                                                     // EXTI Line1 interrupt
// EXTI Line2 interrupt
                                                                                                     // EXTI Line2 Interrupt
// EXTI Line3 interrupt
// EXTI Line4 interrupt
// DMA1 Stream0 global interrupt
// DMA1 Stream1 global interrupt
// DMA1 Stream2 global interrupt
 weak EXTI3_IRQHandler
 weak EXTI4 IROHandler
 weak DMA1_Stream0_IRQHandler
weak DMA1_Stream1_IRQHandler weak DMA1_Stream2_IRQHandler
weak DMA1_Stream3_IRQHandler weak DMA1_Stream4_IRQHandler
                                                                                                     // DMA1 Stream3 global interrupt
// DMA1 Stream4 global interrupt
weak DMA1_Stream5_IRQHandler
weak DMA1_Stream6_IRQHandler
                                                                                                     // DMA1 Stream5 global interrupt
                                                                                                     // DMA1 Stream6 global interrupt
// ADC1 global interrupt
 weak ADC_IRQHandler
word 0
                                                                                                     // reserved
// reserved
.word 0
                                                                                                     // reserved
// reserved
.word 0
.word 0
                                                                                                     // reserveu
// EXTI Line[9:5] interrupts
// TIM1 Break interrupt and TIM9 global interrupt
// TIM1 Update interrupt and TIM10 global interrupt
// TIM1 T/C interrupts, TIM11 global interrupt
// TIM1 Capture Compare interrupt
 weak EXTI9_5_IRQHandler
weak TIM1_BRK_TIM9_IRQHandle weak TIM1_UP_TIM10_IRQHandler
weak TIM1_TRG_COM_TIM11_IRQHandler weak TIM1_CC_IRQHandler
weak TIM2_IRQHandler
weak TIM3_IRQHandler
                                                                                                     // TIM2 global interrupt
// TIM3 global interrupt
 weak TIM4_IRQHandler
                                                                                                     // TIM4 global interrupt
weak I2C1_EV_IRQHandler weak I2C1_ER_IRQHandler
                                                                                                     // I2C1 event interrupt
// I2C1 error interrupt
                                                                                                    // I2C1 error interrupt
// I2C2 event interrupt
// I2C2 error interrupt
// SPI1 global interrupt
// SPI2 global interrupt
// USART1 global interrupt
// USART2 global interrupt
// reserved
weak I2C2_EV_IRQHandler
weak I2C2_ER_IRQHandler
weak SPI1_IRQHandler
weak SPI2 IRQHandler
 weak USART1_IRQHandler
 weak USART2_IRQHandler
.word 0
weak EXTI15_10_IRQHandler
weak EXTI17_RTC_Alarm_IRQHandler
weak EXTI18_OTG_FS_WKUP_IRQHandler
                                                                                                     // EXTI Line[15:10] interrupts
// EXTI Line 17 interrupt / RTC Alarms (A and B) EXTI
// EXTI Line 18 interrupt / USBUSB OTG FS Wakeup EXTI
.word 0
                                                                                                     // reserved
                                                                                                      // reserved
word 0
                                                                                                     // reserved
.word 0
                                                                                                     // reserved
 weak DMA1_Stream7_IRQHandler
                                                                                                     // DMA1 Stream7 global interrupt
.word 0
                                                                                                     // reserved
weak SDIO_IRQHandler
weak TIM5_IRQHandler
                                                                                                          SDIO global interrupt
                                                                                                     // TIM5 global interrupt
// SPI3 global interrupt
 weak SPI3_IRQHandler
.word 0
                                                                                                     // reserved
                                                                                                      // reserved
.word 0
.word 0
                                                                                                      // reserved
                                                                                                     // reserved
.word 0
 weak DMA2_Stream0_IRQHandler
                                                                                                          DMA2 Stream0 global interrupt
 weak DMA2 Stream1 IROHandler
                                                                                                     // DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
 weak DMA2_Stream2_IRQHandler
                                                                                                     // DMA2 Stream3 global interrupt
// DMA2 Stream4 global interrupt
 weak DMA2 Stream3 IROHandler
weak DMA2_Stream4_IRQHandler
                                                                                                     // reserved
// reserved
.word 0
.word 0
                                                                                                          reserved
.word 0
                                                                                                     // reserved // reserved
.word 0
.word 0
                                                                                                          reserved
USB On The Go FS global interrupt
.word 0
 weak OTG_FS_IRQHandler
                                                                                                     // USB UNI THE GO FS GLOBAL INTERFUP

// DMA2 Stream5 global interrupt

// DMA2 Stream6 global interrupt

// DMA2 Stream7 global interrupt

// USART6 global interrupt

// I2C3 event interrupt
weak DMA2_Stream5_IRQHandler
weak DMA2_Stream6_IRQHandler
 weak DMA2_Stream7_IRQHandler
weak USART6_IRQHandler weak I2C3_EV_IRQHandler
 weak I2C3_ER_IRQHandler
                                                                                                     // I2C3 error interrupt
// reserved
.word 0
.word 0
                                                                                                     // reserved
                                                                                                     // reserved
.word 0
                                                                                                     // reserved
.word 0
.word 0
                                                                                                     // reserved
```

```
.word 0
                                                                                                        // reserved
    .word 0
                                                                                                        // reserved
                                                                                                        // reserved
// reserved
     .word 0
    .word 0
     weak SPI4 IRQHandler
                                                                                                        // SPI4 global interrupt
 * @brief This code is called when processor starts execution.
                   This is the code that gets called when the processor first starts execution following a reset event. We first define and init the bss section and then define and init the data section, after which the
                   application supplied main routine is called.
  * @param None
  * @retval None
.type Reset_Handler, %function
.global Reset_Handler
.global Reset_Handler
Reset_Handler:
LDR R4, =_estack
MOV SP, R4
LDR R4, =_sdata
LDR R5, =_edata
LDR R6, =_sidata
MOVS R7, #0
                                                                                                       // load address at end of the stack into R0
// move address at end of stack into SP
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// branch
B .Reset_Handler_Loop_Copy_Data_Init .Reset_Handler_Copy_Data_Init :
LDR R8, [R6, R7]
STR R8, [R4, R7]
ADDS R7, R7, #4
.Reset_Handler_Loop_Copy_Data_Init:
ADDS R8, R4, R7
CMP R8, R5
                                                                                                        // copy the data segment initializers into registers
// copy the data segment initializers into registers
                                                                                                        // copy the data segment initializers into registers
                                                                                                        // initialize the data segment
// initialize the data segment
// branch if carry is clear
              .Reset_Handler_Copy_Data_Init
    BCC
                                                                                                       // copy the bss segment initializers from flash to SRAM // copy the bss segment initializers from flash to SRAM // copy the bss segment initializers from flash to SRAM // branch
             R6, =_sbss
R8, =_ebss
    LDR
   LDR
    MOVS R7, #0
B .Reset_Handler_Loop_Fill_Zero_BSS .Reset_Handler_Fill_Zero_BSS:
 STR R7, [R6]
ADDS R6, R6, #4
.Reset_Handler_Loop_Fill_Zero_BSS:
                                                                                                       // zero fill the bss segment
// zero fill the bss segment
                                                                                                        // zero fill the bss segment
   CMP
            R6, R8
    BCC
             .Reset_Handler_Fill_Zero_BSS
                                                                                                        // branch if carry is clear
             __start
   BL
                                                                                                        // call function
 ^{\star} @brief This code is called when the processor receives and unexpected interrupt.
                   This is the code that gets called when the processor receives an unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
  * @param None
     @retval None
 .type Default_Handler, %function
 .global Default_Handler
Default_Handler:
   ВКРТ
                                                                                                        // set processor into debug state
   B.N Default_Handler
                                                                                                        // call function, force thumb state
 ^{\star} Initialize the .text section.
 * The .text section contains executable code.
.section .text
  ^{\star} @brief Entry point for initialization and setup of specific functions.
                   This function is the entry point for initializing and setting up specific functions. It calls other functions to enable certain features and then enters a loop for further execution.
  * @param None
  * @retval None
.type _
            _start, %function
   __start:
PUSH {R4-R12, LR}
LDR R4, =0x40023830
LDR R5, [R4]
ORR R5, #(1<<0)
                                                                                                        // push registers R4-R12, LR to the stack
                                                                                                        // load address of RCC_AHB1ENR register
// load value inside RCC_AHB1ENR register
                                                                                                        // toan value inside RCC_AMBIENR register
// set the GPIOAEN bit
// store value into RCC_AHBIENR register
// branch infinite loop
// pop registers R4-R12, LR from the stack
// return to caller
    STR
          R5, [R4]
             .
{R4-R12, LR}
LR
    POP
```

The above contains the entire code of the firmware. What we are most interested in is what gets executed in the \_\_start function.

Let's explain what is going on by first assembling then linking and finally flashing to our MCU.

```
arm-none-eabi-as -g main.s -o main.o

arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
```

Now let's fire up our debugger to peek inside!

#### Terminal 1:

```
openocd -f interface/stlink.cfg -f target/stm32f4x.cfg
```

#### Terminal 2:

```
arm-none-eabi-gdb main.elf
target remote :3333
monitor reset halt
```

Now that we are inside the firmware, lets set a breakpoint on our \_\_start function which is what is directly executed after the Reset\_Handler. Let's continue and disassemble.

```
(gdb) b __start
Breakpoint 1 at 0x80001fc: file main.s, line 268.
Note: automatically using hardware breakpoints for read-only addresses.
Continuing.
            nt 1, __start () at main.s:268
PUSH {R4-R12, LR}
Breakpoint 1,
                                                                                          // push registers R4-R12, LR to the stack
(gdb) disas
Dump of assembler code for function __start:
=> 0x080001fc <+0>: stmdb sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
0x08000200 <+4>: ldr r4, [pc, #16] ; (0x8000214 <_start+24>)
0x08000202 <+6>: ldr r5, [r4, #6]
 (gdb) disas
                                orr.w
str
                                          r5, r5, #1
r5, [r4, #0]
    0x08000208 <+12>:
    0x0800020a <+14>:
0x0800020c <+16>:
                                           0x800020a <
                                                            _start+14>
                                ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
    0x08000210 <+20>:
                                          r0, r0
    0x08000212 <+22>:
                                movs
    0x08000214 <+24>:
                                           r0, #48; 0x30
                                        r2, r0
    0x08000216 <+26>:
                                ands
End of assembler dump.
```

The first thing we notice is our code is currently about to execute 0x080001fc as you see the => before the address.

The ARM assembly instruction ldr r4, [pc, #16] is used to load a word (32-bit value) from memory into register r4. Let's break down the instruction step by step:

ldr: This is the mnemonic for the Load (LDR) instruction. It is used to load a value from memory into a register.

**r0**: This is the destination register where the value will be loaded. In this case, the value from memory will be loaded into register r0.

[pc, #16]: This is the memory address from where the value will be loaded. The square brackets [] indicate that it's an indirect memory access. pc stands for the Program Counter, which points to the current instruction address. #16 is an immediate offset value, meaning it is a constant value that is added to the pc to calculate the memory address.

To understand how this instruction works, you need to consider the addressing mode and the memory layout of the ARM processor.

## Addressing Mode:

In this instruction, the addressing mode used is [pc, #16], which is known as PC-relative addressing mode. It allows you to access data in memory relative to the current instruction address (PC).

## Memory Layout (Little-Endian):

In ARM processors, data is stored in memory in little-endian format. This means that the least significant byte of a word is stored at the lower memory address, and the most significant byte is stored at the higher memory address.

Explanation of the Instruction:

The instruction ldr r4, [pc, #16] is executed.

The value of the Program Counter (PC) is determined, which points to the address of the current instruction.

An offset of 16 bytes is added to the PC to calculate the memory address from which the word will be loaded.

The word value (32 bits) located at the calculated memory address is loaded into register r0.

Assuming that the current instruction's address (PC) is 0x08001234, the memory address accessed by this instruction would be 0x08001234 + 16 = 0x08001244.

For example, if the memory at address 0x08001240 contains the value 0xABCD1234, then the ldr r4, [pc, #16] instruction will load 0xABCD1234 into register r4.

Note: The actual memory address accessed by the instruction depends on the current PC and the value of the offset (#16). The offset value can be positive or negative, depending on the instruction's location relative to the data being accessed.

Let's first see what value is inside R4.

```
(gdb) i r r4
r4 0x20000000 536870912
```

We see 0x20000000 in hex. We need to remember that in the Reset\_Handler, we in fact move the value of \_estack into R4 so that is where this value is coming from.

Let's si twice and see what happens to R4 once we execute the LDR instruction.

We see that R4 now holds the address of 0x40023830.

If we do another disassembly we can see that our PC moved up to the next instruction and we will see a new line => being pointed to.

```
r5, r5, #1
r5, [r4, #0]
  0x08000208 <+12>:
                     str
  0x0800020a <+14>:
0x0800020c <+16>:
                                      _start+14>
                           0x800020a <
                     ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
   0x08000210 <+20>:
  0x08000212 <+22>:
                    movs
                           r0. r0
   0x08000214 <+24>:
                     subs
                           r0, #48; 0x30
  0x08000216 <+26>:
                           r2, r0
End of assembler dump.
```

We are about to execute the next instruction. We see that whatever is inside R5 with an offset of 0 will be placed into R1.

Keep in mind, we know that R4 holds a memory address however when we use [] this will take the value inside the memory address and then store that into R. Let's examine!

```
(gdb) Si 210 ORR R5, #(1<<0) // set the GPIOAEN bit (gdb) i r r5 r5 0x0 0
```

So it is clear that the initial value inside the memory address of 0x40023830 is 0x00.

The very next instruction is the ORR instruction to which we are going to set the 0 bit, as there are 32 total bits in this register starting from 0 and ending on 31, to 1.

We use ORR to set that  $0^{th}$  bit to 1 without disturbing any other bit status as our debug shows orr.w r1, r1, #1 which is the same thing as our code which is ORR R5, #(1<<0). Lets take a moment and understand what is going on here.

Let's break down the ARM assembly instruction ORR R5, #(1<<0) step by step:

ORR: This is the mnemonic for the ORR (OR with immediate) instruction. It performs a bitwise OR operation between the contents of a register and an immediate value (constant) and stores the result in the destination register.

R1: This is the destination register. The result of the OR operation will be stored in register R1.

#(1<<0): This is the immediate value being used as the second operand in the ORR instruction. (1<<0) means 1 is left-shifted 0 bits, which essentially means the immediate value is 1. In other words, it's the binary number 00000001.

Now let's understand the operation:

The ORR instruction performs a bitwise OR operation between the contents of register R1 (the destination register) and the immediate value 1.

The bitwise OR operation takes two binary numbers and produces a result where each bit in the result is 1 if at least one of the corresponding bits in the two input numbers is 1. Otherwise, the bit in the result is 0.

Let's consider the binary representation of the initial value in register R5 (before the OR operation) and the immediate value 1:

R5: 00000000 00000000 00000000 00000000 1: 00000000 00000000 00000000 00000001 Performing the bitwise OR operation:

Result: 00000000 00000000 00000000 00000001

The result of the OR operation is 1 (binary 00000001).

Finally, the value 1 is stored back in register R1.

So, after executing ORR R5, #(1<<0), register R1 will contain the value 1.

This operation is commonly used in embedded systems programming to set specific bits in a register or a memory-mapped hardware control register. By using the ORR instruction with specific immediate values, you can set individual bits in a register to enable or disable specific functionalities or configurations.

Let's disassemble and prove this.

```
(gdb) si
211 STR R5, [R4] // store value into RCC_AHB1ENR register
(gdb) i r r5
r1 0x1 1
```

Now we are going to take our value in R5 which is 0x01 and store that into the value that is stored in R4.

```
(gdb) si
212 B . // branch infinite loop
(gdb) i r r4
r4 0x40023830 1073887280
(gdb) x/x $r4
0x40023830: 0x00000001
```

The x/x \$r4 means, tell me the value inside the address which R4 points to and in this case it is 0x01.

Now we know that 0x40023830 is one of our peripheral addresses that communicates over the system bus. We an also examine that the value at this address has in fact been changed.

```
(gdb) x/x 0x40023830
0x40023830: 0x00000001
```

As you are hopefully starting to see is that you have ABSOLUTE domain over this MCU as there is NOTHING that we are not covering or not understanding.

Software abstractions are necessary in rapid development however are a cancer for TRULY understanding what is ACTUALLY going on under the hood and therefore the reason why I spend years writing free books to help educate and teach the realities of how things work especially when we are under attack from every thing cyber!

Getting off my soapbox, we can also literally set values within the peripheral registers directly!

Imagine we have a debug session into a foreign IoT device and this address controls the GPIOA access to the clock such that if we disable it, it will render all GPIOA instructions useless and will NOT cause an error!

IMAGINE THE POWER YOU HAVE WITH THIS KNOWLEDGE! You could disable a warning light, LED or anything for that matter.

Lets prove this!

We know 0x40023830 currently has the value 0x01.

(gdb) x/x 0x40023830 0x40023830: 0x00000001

Let's hack this live!

(gdb) set \*(0x40023830) = 0x00

Now the moment of truth!

(gdb) x/x 0x40023830 0x40023830: 0x00000000

WOOHOO! We did it! In addition no one would be the wiser!

At this point I would highly encourage you to research Stuxnet if you have not already ;)

These skills that you are learning will help protect and manipulate IoT devices in the wild and this skill is ESSENTIAL to our survival!

In our next lesson we will learn about constants and literal values.

# Chapter 9: Constants & Literal Values

Let's talk about constants and literals.

Let's get our project setup below and copy over our template.

```
cd stm32f401ccu6-projects
mkdir 0x0009-constants_and_literal_values
cd 0x0009-constants_and_literal_values
cp ..\0x0001-template\main.s .
cp ..\0x0001-template\STM32F401CCUX_FLASH.ld .
```

## Let's edit main.s and code it up.

```
/**
* FILE: main.s
  * DESCRIPTION:
    This file contains the assembly code for a simple constants and literal values firmware
  * utilizing the STM32F401CC6 microcontroller.
    AUTHOR: Kevin Thomas
CREATION DATE: March 3, 2024
UPDATE DATE: March 31, 2024
    ASSEMBLE AND LINK w/ SYMBOLS:
  * 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

* 3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
 * 3. openocd -T Interrace/Stlink.org -1 target/stm32F4A.org & program main.bin 0x08000000 verify reset exit"

* ASSEMBLE AND LINK w/o SYMBOLS:

* 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

* 3. arm-none-eabi-objcopy -O binary --strip-all main.elf main.bin

* 3. openocd -f interface/stlink.org -f target/stm32f4x.org -c "program main.bin 0x08000000 verify reset exit"

* PERIC W/ SYMROLS:
  * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg
  * 2. arm-none-eabi-gdb main.elf
  * 3. target remote :3333
* 4. monitor reset halt
  * DEBUG w/o SYMBOLS:
 * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

* 2. arm-none-eabi-gdb main.bin
 * 3. target remote :3333
* 4. monitor reset halt
 * 5. x/8i $pc
.syntax unified
.cpu cortex-m4
.fpu softvfp
/** $^{\prime}$ The start address for the .data section defined in linker script. ^{\prime}
.word _sdata
/** \mbox{\ensuremath{^{**}}} The end address for the .data section defined in linker script. \mbox{\ensuremath{^{*/}}}
 ^{\star} The start address for the initialization values of the .data section defined in linker script.
.word _sidata
^{\prime\star\star} ^{\star} The start address for the .bss section defined in linker script.
.word _sbss
 * The end address for the .bss section defined in linker script.
.word _ebss
```

```
* Provide weak aliases for each Exception handler to the Default_Handler. As they are weak aliases, any function * with the same name will override this definition.
.macro weak name
   .global \name
   .weak \name
   .thumb_set \name, Default_Handler
   .word \name
.endm
^{\prime**} ^{\star} Initialize the .isr_vector section. The .isr_vector section contains vector table.
.section .isr_vector, "a"
 ^{\star} The STM32F401CCUx vector table. Note that the proper constructs must be placed on this to ensure that it ends up
 * at physical address 0x000000000
.global isr_vector
.type isr_vector, %object
isr_vector:
   .word _estack
.word Reset Handler
    weak NMI_Handler
    weak HardFault_Handler
    weak MemManage_Handler
     weak BusFault Handler
    weak UsageFault Handler
    .word 0
   .word 0
    .word 0
    weak SVC_Handler
     weak DebugMon_Handler
    .word 0
     weak PendSV_Handler
    weak SysTick_Handler
    .word 0
    weak EXTI16_PVD_IRQHandler
weak TAMP_STAMP_IRQHandler
weak EXTI22_RTC_WKUP_IRQHandler
weak FLASH_IRQHandler
                                                                                               // EXTI Line 16 interrupt PVD through EXTI line detection
// Tamper and TimeStamp interrupts through the EXTI line
// EXTI Line 22 interrupt RTC Wakeup interrupt, EXTI line
// FLASH global interrupt
     weak RCC_IRQHandler
                                                                                               // RCC global interrupt
    weak EXTIO_IRQHandler weak EXTI1_IRQHandler
                                                                                               // EXTI Line0 interrupt
// EXTI Line1 interrupt
                                                                                               // EXTI Line1 interrupt
// EXTI Line2 interrupt
// EXTI Line3 interrupt
// EXTI Line4 interrupt
// DMA1 Stream0 global interrupt
// DMA1 Stream1 global interrupt
// DMA1 Stream2 global interrupt
// DMA1 Stream3 global interrupt
// DMA1 Stream3 global interrupt
    weak EXTI2_IRQHandler weak EXTI3_IRQHandler
    weak EXTI4_IRQHandler
weak DMA1_Stream0_IRQHandler
     weak DMA1_Stream1_IRQHandler
     weak DMA1_Stream2_IRQHandler
    weak DMA1_Stream3_IRQHandler
    weak DMA1_Stream4_IRQHandler weak DMA1_Stream5_IRQHandler
                                                                                               // DMA1 Stream4 global interrupt
// DMA1 Stream5 global interrupt
     weak DMA1_Stream6_IRQHandler
                                                                                               // DMA1 Stream6 global interrupt
                                                                                               // ADC1 global interrupt
    weak ADC_IRQHandler
                                                                                               // reserved
    word 0
                                                                                               // reserved
                                                                                               // reserved
   .word 0
                                                                                               // reserved
// EXTI Line[9:5] interrupts
    .word 0
     weak EXTI9_5_IRQHandler
                                                                                               // EAIL LINE(9:5) INTERFUPES
// TIM1 Break interrupt and TIM9 global interrupt
// TIM1 Update interrupt and TIM10 global interrupt
// TIM1 T/C interrupts, TIM11 global interrupt
// TIM1 Capture Compare interrupt
// TIM2 global interrupt
    weak TIM1_BRK_TIM9_IRQHandle
weak TIM1_UP_TIM10_IRQHandler
weak TIM1_TRG_COM_TIM11_IRQHandler
    weak TIM1_CC_IRQHandler weak TIM2_IRQHandler
    weak TIM3_IRQHandler
weak TIM4_IRQHandler
                                                                                               // TIM3 global interrupt
// TIM4 global interrupt
                                                                                               // I2C1 event interrupt
// I2C1 error interrupt
// I2C2 event interrupt
     weak I2C1_EV_IRQHandler
     weak I2C1 ER IROHandler
     weak I2C2_EV_IRQHandler
                                                                                               // I2C2 error interrupt
// SPI1 global interrupt
     weak I2C2 ER IROHandler
     weak SPI1_IRQHandler
                                                                                               // SPI2 global interrupt
// USART1 global interrupt
// USART2 global interrupt
     weak SPI2_IRQHandler
    weak USART1_IRQHandler weak USART2_IRQHandler
    word 0
                                                                                               // reserved
     weak EXTI15_10_IRQHandler
                                                                                               // EXTI Line[15:10] interrupts
    weak EXTI17_RTC_Alarm_IRQHandler weak EXTI18_OTG_FS_WKUP_IRQHandler
                                                                                               // EXTI Line 17 interrupt / RTC Alarms (A and B) EXTI
// EXTI Line 18 interrupt / USBUSB OTG FS Wakeup EXTI
    .word 0
                                                                                               // reserved
    .word 0
                                                                                               // reserved
    .word 0
                                                                                               // reserved
    word 0
                                                                                               // reserved
    weak DMA1_Stream7_IRQHandler
                                                                                               // DMA1 Stream7 global interrupt
    .word 0
                                                                                               // reserved
// SDIO global interrupt
    weak SDIO_IRQHandler
                                                                                               // TIM5 global interrupt
// SPI3 global interrupt
     weak TIM5_IRQHandler
    weak SPI3_IRQHandler
                                                                                               // reserved
    .word
    .word 0
                                                                                               // reserved
```

```
.word 0
                                                                                                     // reserved
   .word 0
                                                                                                     // reserved
                                                                                                     // reserveu
// DMA2 Streamo global interrupt
// DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
// DMA2 Stream3 global interrupt
// DMA2 Stream4 global interrupt
    weak DMA2_Stream0_IRQHandler
weak DMA2_Stream1_IRQHandler
weak DMA2_Stream2_IRQHandler
     weak DMA2 Stream3_IRQHandler
     weak DMA2_Stream4_IRQHandler
   .word 0
                                                                                                     // reserved
// reserved
   .word 0
                                                                                                     // reserved
// reserved
   .word 0
   .word 0
   .word 0
                                                                                                      // reserved
   word 0
                                                                                                     // reserved
     weak OTG_FS_IRQHandler
                                                                                                      // USB On The Go FS global interrupt
                                                                                                     // JOMA2 Stream5 global interrupt
// DMA2 Stream6 global interrupt
// DMA2 Stream7 global interrupt
// JOMA2 Stream7 global interrupt
// JOMA2 Stream7 global interrupt
    weak DMA2_Stream5_IRQHandler
weak DMA2_Stream6_IRQHandler
    weak DMA2_Stream7_IRQHandler
weak USART6_IRQHandler
weak I2C3_EV_IRQHandler
                                                                                                     // I2C3 error interrupt
    weak I2C3_ER_IRQHandler
                                                                                                     // reserved
   .word 0
                                                                                                     // reserved
// reserved
   .word 0
                                                                                                     // reserved
   .word 0
                                                                                                     // reserved
   .word 0
                                                                                                      // reserved
   .word 0
                                                                                                     // reserved
   .word 0
                                                                                                     // reserved
   .word 0
                                                                                                     // reserved // reserved
   .word 0
    weak SPI4_IRQHandler
                                                                                                     // SPI4 global interrupt
 ^{\star} @brief   

This code is called when processor starts execution.
                  This is the code that gets called when the processor first starts execution following a reset event. We first define and init the bss section and then define and init the data section, after which the
                  application supplied main routine is called.
 * @param None
  * @retval None
.type Reset_Handler, %function
.global Reset_Handler
Reset_Handler:
           R4, =_estack
SP, R4
R4, =_sdata
R5, =_edata
R6, =_sidata
                                                                                                     // load address at end of the stack into R0 // move address at end of stack into SP \,
  LDR
   MOV
                                                                                                     // move address at end of stack into SP
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
   LDR
   LDR
   LDR
  MOVS R7. #0
              .Reset_Handler_Loop_Copy_Data_Init
                                                                                                     // branch
B .Reset_nanuer_Loop_copy_bat.
Reset_Handler_Copy_Data_Init:
LDR R8, [R6, R7]
STR R8, [R4, R7]
ADDS R7, R7, #4
.Reset_Handler_Loop_Copy_Data_Init:
                                                                                                     // copy the data segment initializers into registers
                                                                                                     // copy the data segment initializers into registers
// copy the data segment initializers into registers
                                                                                                     // initialize the data segment
// initialize the data segment
  ADDS R8, R4, R7
CMP R8, R5
              .Reset_Handler_Copy_Data_Init
   BCC
                                                                                                     // branch if carry is clear
                                                                                                     // copy the bss segment initializers from flash to SRAM // copy the bss segment initializers from flash to SRAM // copy the bss segment initializers from flash to SRAM // branch
  LDR R6, =_sbss
LDR R8, =_ebss
MOVS R7, #0
              .Reset_Handler_Loop_Fill_Zero_BSS
.Reset_Handler_Fill_Zero_BSS:
STR R7, [R6]
ADDS R6, R6, #4
.Reset_Handler_Loop_Fill_Zero_BSS:
                                                                                                     // zero fill the bss segment
// zero fill the bss segment
                                                                                                     // zero fill the bss segment
// branch if carry is clear
  CMP
            R6, R8
             .Reset_Handler_Fill_Zero_BSS
  BCC
                                                                                                     // call function
 ^{\star} @brief This code is called when the processor receives and unexpected interrupt.
                  This is the code that gets called when the processor receives an
                  unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
    @param None
  * @retval None
.type Default_Handler, %function
.global Default Handler
Default_Handler:
                                                                                                     // set processor into debug state
// call function, force thumb state
   B.N
            Default_Handler
 * Initialize the .text section.
* The .text section contains executable code.
```

We learned about LDR and STR in our last chapter. Today we will cover the MOV instruction.

With our LDR instruction we can do the following.

```
LDR R4, =0x86753090 // move the literal value of 0x8675309 into R4
```

There is a MOVW instruction which the operand is restricted to 16-bits of immediate data and there is a MOVT instruction which places a 16-bit value in the most significant bits of a register.

If we have a value in hex say, 0x86753090, and we wanted to load this into R4 we would have to do the following.

```
MOVW R4, \#0x3090 // move the literal value of 0x3090 into the MSBs of R4 MOVT R4, \#0x8675 // move the literal value of 0x8675 into the LSBs of R4
```

Let's see this in action by first assembling then linking and finally flashing to our MCU.

```
arm-none-eabi-as -g main.s -o main.o
arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld
openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
```

Now let's fire up our debugger to peek inside!

#### Terminal 1:

```
openocd -f interface/stlink.cfg -f target/stm32f4x.cfg
```

#### Terminal 2:

```
arm-none-eabi-gdb main.elf
target remote :3333
monitor reset halt
```

Now that we are inside the firmware, lets set a breakpoint on our \_\_start function which is what is directly executed after the Reset Handler. Let's continue and disassemble.

## Let's disassemble shall we?

```
(gdb) disas

Dump of assembler code for function __start:

=> 0x0800001fc <+0>: stmdb sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
0x08000200 <+4>: ldr r4, [pc, #16] ; (0x8000214 <_start+24>)
0x08000202 <+6>: movw r4, #12432 ; 0x3090
r4, #34421 ; 0x8675
     0x0800020a <+14>:
                                                   0x800020a <__start+14>
                                      b.n
     0x0800020c <+16>:
                                      ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
     0x08000210 <+20>:
                                      hx
     0x08000212 <+22>:
                                                   r0, r0
                                                   r0, #144 ; 0x90
r5, [r6, #50] ; 0x32
     0x08000214 <+24>:
                                      adds
     0x08000216 <+26>:
                                      strh
End of assembler dump.
```

## Let's look at what is inside R4, we should know by now ;)

```
(gdb) i r r4
r4 0x20000000 536870912
```

## Let's step twice and see what value goes into R4.

## Let's step again and see what value is in R4.

```
(gdb) si
halted: PC: 0x08000206
271 MOVT R4, #0x8675 // move the literal value of 0x8675 into the LSBs of R4
(gdb) i r r4
r4 0x3090 12432
```

We can see that 0x3090 was moved into the least significant bits as expected. Keep in mind 0x3090 is the same as 0x00003090.

## Step again shall we!

```
(gdb) si
halted: PC: 0x0800020a
272 B . // branch infinite loop
(gdb) i r r4
r4 0x86753090 -2039140208
```

Now we see the full value inside R4.

In our next lesson we will cover conditional execution.

# Chapter 10: Conditional Execution

Let's talk about flags.

Let's get our project setup below and copy over our template.

```
cd stm32f401ccu6-projects mkdir 0x000a-conditional_execution cd 0x000a-conditional_execution cp ..\0x0001-template\main.s . cp ..\0x0001-template\STM32F401CCUX_FLASH.ld .
```

## Let's edit main.s and code it up.

```
/**
* FILE: main.s
     DESCRIPTION:
  * This file contains the assembly code for a simple conditional execution firmware * utilizing the STM32F401CC6 microcontroller.
      AUTHOR: Kevin Thomas
     CREATION DATE: March 3, 2024
UPDATE DATE: March 31, 2024
     ASSEMBLE AND LINK W/ SYMBOLS:
     ASSEMBLE AND LINK W/ STREETS.

1. arm-none-eabi-as -g main.s -o main.o

2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
  * 3. openocd - Interface/Stlink.crg - T target/Stm3274x.crg - c "program main.et" Verity reset exit"

* ASSEMBLE AND LINK w/o SYMBOLS:

* 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

* 3. arm-none-eabi-objcopy -0 binary --strip-all main.elf main.bin

* 3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.bin 0x080000000 verify reset exit"
  * DEBUG w/ SYMBOLS:
  * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg
  * 2. arm-none-eabi-gdb main.elf
* 3. target remote :3333
* 4. monitor reset halt
  * DEBUG w/o SYMBOLS:
 * DEBUG W/O SYMBULS:

1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

2. arm-none-eabi-gdb main.bin

3. target remote :3333

4. monitor reset halt
  * 5. x/8i $pc
 .syntax unified
 .cpu cortex-m4
 .fpu softvfp
/** $^{\prime}$ The start address for the .data section defined in linker script. ^{\prime}
 .word _sdata
 ^{\prime} * The end address for the .data section defined in linker script. ^{*\prime}
 .word _edata
 ^{\star} The start address for the initialization values of the .data section defined in linker script. ^{\star}/
 .word _sidata
 ^{\prime**} ^{\star} The start address for the .bss section defined in linker script. ^{\star}/
 .word _sbss
 ^{\prime} * The end address for the .bss section defined in linker script.
 .word _ebss
/**
```

```
* Provide weak aliases for each Exception handler to the Default_Handler. As they are weak aliases, any function * with the same name will override this definition.
.macro weak name
   .global \name
   .weak \name
   .thumb_set \name, Default_Handler
   .word \name
.endm
^{\prime**} ^{\star} Initialize the .isr_vector section. The .isr_vector section contains vector table.
.section .isr_vector, "a"
 ^{\star} The STM32F401CCUx vector table. Note that the proper constructs must be placed on this to ensure that it ends up
 * at physical address 0x000000000
.global isr_vector
.type isr_vector, %object
isr_vector:
   .word _estack
.word Reset Handler
    weak NMI_Handler
    weak HardFault_Handler
    weak MemManage_Handler
     weak BusFault Handler
    weak UsageFault Handler
    .word 0
   .word 0
    .word 0
    weak SVC_Handler
     weak DebugMon_Handler
    .word 0
     weak PendSV_Handler
    weak SysTick_Handler
    .word 0
    weak EXTI16_PVD_IRQHandler
weak TAMP_STAMP_IRQHandler
weak EXTI22_RTC_WKUP_IRQHandler
weak FLASH_IRQHandler
                                                                                               // EXTI Line 16 interrupt PVD through EXTI line detection
// Tamper and TimeStamp interrupts through the EXTI line
// EXTI Line 22 interrupt RTC Wakeup interrupt, EXTI line
// FLASH global interrupt
     weak RCC_IRQHandler
                                                                                               // RCC global interrupt
    weak EXTIO_IRQHandler weak EXTI1_IRQHandler
                                                                                               // EXTI Line0 interrupt
// EXTI Line1 interrupt
                                                                                               // EXTI Line1 interrupt
// EXTI Line2 interrupt
// EXTI Line3 interrupt
// EXTI Line4 interrupt
// DMA1 Stream0 global interrupt
// DMA1 Stream1 global interrupt
// DMA1 Stream2 global interrupt
// DMA1 Stream3 global interrupt
// DMA1 Stream3 global interrupt
    weak EXTI2_IRQHandler weak EXTI3_IRQHandler
    weak EXTI4_IRQHandler
weak DMA1_Stream0_IRQHandler
     weak DMA1_Stream1_IRQHandler
     weak DMA1_Stream2_IRQHandler
    weak DMA1_Stream3_IRQHandler
    weak DMA1_Stream4_IRQHandler weak DMA1_Stream5_IRQHandler
                                                                                               // DMA1 Stream4 global interrupt
// DMA1 Stream5 global interrupt
     weak DMA1_Stream6_IRQHandler
                                                                                               // DMA1 Stream6 global interrupt
                                                                                               // ADC1 global interrupt
    weak ADC_IRQHandler
                                                                                               // reserved
    word 0
                                                                                               // reserved
                                                                                               // reserved
   .word 0
                                                                                               // reserved
// EXTI Line[9:5] interrupts
    .word 0
     weak EXTI9_5_IRQHandler
                                                                                               // EAIL LINE(9:5) INTERFUPES
// TIM1 Break interrupt and TIM9 global interrupt
// TIM1 Update interrupt and TIM10 global interrupt
// TIM1 T/C interrupts, TIM11 global interrupt
// TIM1 Capture Compare interrupt
// TIM2 global interrupt
    weak TIM1_BRK_TIM9_IRQHandle
weak TIM1_UP_TIM10_IRQHandler
weak TIM1_TRG_COM_TIM11_IRQHandler
    weak TIM1_CC_IRQHandler weak TIM2_IRQHandler
    weak TIM3_IRQHandler
weak TIM4_IRQHandler
                                                                                               // TIM3 global interrupt
// TIM4 global interrupt
                                                                                               // I2C1 event interrupt
// I2C1 error interrupt
// I2C2 event interrupt
     weak I2C1_EV_IRQHandler
     weak I2C1 ER IROHandler
     weak I2C2_EV_IRQHandler
                                                                                               // I2C2 error interrupt
// SPI1 global interrupt
     weak I2C2 ER IROHandler
     weak SPI1_IRQHandler
                                                                                               // SPI2 global interrupt
// USART1 global interrupt
// USART2 global interrupt
     weak SPI2_IRQHandler
    weak USART1_IRQHandler weak USART2_IRQHandler
    word 0
                                                                                               // reserved
     weak EXTI15_10_IRQHandler
                                                                                               // EXTI Line[15:10] interrupts
    weak EXTI17_RTC_Alarm_IRQHandler weak EXTI18_OTG_FS_WKUP_IRQHandler
                                                                                               // EXTI Line 17 interrupt / RTC Alarms (A and B) EXTI
// EXTI Line 18 interrupt / USBUSB OTG FS Wakeup EXTI
    .word 0
                                                                                               // reserved
    .word 0
                                                                                               // reserved
    .word 0
                                                                                               // reserved
    word 0
                                                                                               // reserved
    weak DMA1_Stream7_IRQHandler
                                                                                               // DMA1 Stream7 global interrupt
    .word 0
                                                                                               // reserved
// SDIO global interrupt
    weak SDIO_IRQHandler
                                                                                               // TIM5 global interrupt
// SPI3 global interrupt
     weak TIM5_IRQHandler
    weak SPI3_IRQHandler
                                                                                               // reserved
    .word
    .word 0
                                                                                               // reserved
```

```
.word 0
                                                                                                      // reserved
   .word 0
                                                                                                      // reserved
                                                                                                     // reserveu
// DMA2 Streamo global interrupt
// DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
// DMA2 Stream3 global interrupt
// DMA2 Stream4 global interrupt
    weak DMA2_Stream0_IRQHandler
weak DMA2_Stream1_IRQHandler
weak DMA2_Stream2_IRQHandler
     weak DMA2 Stream3_IRQHandler
     weak DMA2_Stream4_IRQHandler
   .word 0
                                                                                                     // reserved
// reserved
   .word 0
                                                                                                     // reserved
// reserved
   .word 0
   .word 0
   .word 0
                                                                                                      // reserved
   word 0
                                                                                                      // reserved
     weak OTG_FS_IRQHandler
                                                                                                      // USB On The Go FS global interrupt
                                                                                                     // JOMA2 Stream5 global interrupt
// DMA2 Stream6 global interrupt
// DMA2 Stream7 global interrupt
// JOMA2 Stream7 global interrupt
// JOMA2 Stream7 global interrupt
    weak DMA2_Stream5_IRQHandler
weak DMA2_Stream6_IRQHandler
    weak DMA2_Stream7_IRQHandler
weak USART6_IRQHandler
weak I2C3_EV_IRQHandler
                                                                                                      // I2C3 error interrupt
    weak I2C3_ER_IRQHandler
                                                                                                      // reserved
   .word 0
                                                                                                     // reserved
// reserved
   .word 0
                                                                                                      // reserved
   .word 0
                                                                                                     // reserved // reserved
   .word 0
    weak SPI4_IRQHandler
                                                                                                      // SPI4 global interrupt
 ^{\star} @brief   

This code is called when processor starts execution.
                  This is the code that gets called when the processor first starts execution following a reset event. We first define and init the bss section and then define and init the data section, after which the
                  application supplied main routine is called.
 * @param None
  * @retval None
.type Reset_Handler, %function
.global Reset_Handler
Reset_Handler:
           R4, =_estack
SP, R4
R4, =_sdata
R5, =_edata
R6, =_sidata
                                                                                                     // load address at end of the stack into R0 // move address at end of stack into SP \,
  LDR
   MOV
                                                                                                     // move address at end of stack into SP
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
   LDR
   LDR
   LDR
  MOVS R7. #0
              .Reset_Handler_Loop_Copy_Data_Init
                                                                                                      // branch
B .Reset_nanuer_Loop_copy_bat.
Reset_Handler_Copy_Data_Init:
LDR R8, [R6, R7]
STR R8, [R4, R7]
ADDS R7, R7, #4
.Reset_Handler_Loop_Copy_Data_Init:
                                                                                                     // copy the data segment initializers into registers
                                                                                                     // copy the data segment initializers into registers
// copy the data segment initializers into registers
                                                                                                     // initialize the data segment
// initialize the data segment
  ADDS R8, R4, R7
CMP R8, R5
              .Reset_Handler_Copy_Data_Init
   BCC
                                                                                                      // branch if carry is clear
                                                                                                     // copy the bss segment initializers from flash to SRAM // copy the bss segment initializers from flash to SRAM // copy the bss segment initializers from flash to SRAM // branch
  LDR R6, =_sbss
LDR R8, =_ebss
MOVS R7, #0
              .Reset_Handler_Loop_Fill_Zero_BSS
.Reset_Handler_Fill_Zero_BSS:
STR R7, [R6]
ADDS R6, R6, #4
.Reset_Handler_Loop_Fill_Zero_BSS:
                                                                                                     // zero fill the bss segment
// zero fill the bss segment
                                                                                                     // zero fill the bss segment
// branch if carry is clear
  CMP
            R6, R8
             .Reset_Handler_Fill_Zero_BSS
  BCC
                                                                                                      // call function
 ^{\star} @brief This code is called when the processor receives and unexpected interrupt.
                  This is the code that gets called when the processor receives an
                  unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
    @param None
  * @retval None
.type Default_Handler, %function
.global Default Handler
Default_Handler:
                                                                                                     // set processor into debug state
// call function, force thumb state
   B.N
            Default_Handler
 * Initialize the .text section.
* The .text section contains executable code.
```

```
.section .text
 * @brief Entry point for initialization and setup of specific functions.
            This function is the entry point for initializing and setting up specific functions. It calls other functions to enable certain features and then enters a loop for further execution.
 * @param None
 * @retval None
.type
        _start, %function
 __start:
PUSH {R4-R12, LR}
MOV R4, #0x42
                                                                      // push registers R4-R12, LR to the stack
                                                                      // move 0x42 into R4
// move 0x42 into R5
                                                                      // compare R4 - R5
// branch if equal
       R4, R5
  BEQ Equal
       {R4-R12, LR}
                                                                       // pop registers R4-R12, LR from the stack
  BX
         LR
                                                                      // return to caller
 * @brief Equal function to handle an equals case.
             This function is a simple equal handler based on a condition.
 * @param None
 * @retval None
Equal:
         {R4-R12, LR}
                                                                       // push registers R4-R12, LR to the stack
  MOV R4, #0x43
MOV R5, #0x42
CMP R4, R5
                                                                      // move 0x43 into R4
// move 0x42 into R5
                                                                      // compare R4 - R5
// branch if greater than
  BGT Greater
        {R4-R12, LR}
LR
                                                                      // pop registers R4-R12, LR from the stack
// return to caller
  POP
 * @brief Greater than function to handle a greater than case.
             This function is a simple greater than handler based on a condition.
 * @param None
 * @retval None
Greater:
  PUSH {R4-R12, LR}
                                                                      // push registers R4-R12, LR to the stack
                                                                      // no operation
  P0P
         {R4-R12, LR}
                                                                       // pop registers R4-R12, LR from the stack
  BX
                                                                      // return to caller
 * @brief Simple loop.
            Infinite loop.
 * @param None
 * @retval None
Loop:
                                                                      // push registers R4-R12, LR to the stack // infinite loop
  PUSH {R4-R12, LR}
  P0P
         {R4-R12, LR}
                                                                       // pop registers R4-R12, LR from the stack
                                                                      // return to caller
```

#### Let's break this down one example at a time.

In any language we need the ability to make conditional execution so that we can control program flow. Here we will break down to check for an equal condition.

We first move 0x42 into R4 and then we move 0x42 into R5 and then we use the CMP, compare instruction, to do a subtraction without actually changing any values and if the result is zero we will branch to the Equal label.

There are flags that will be set as well and when we do our debugging we will see how the status register will be effected as the zero flag will be set and branch appropriately.

We then move 0x43 into R4 and 0x42 into R5 and do a compare and in this situation, we get a greater than condition so the zero flag will not be set and branch appropriately.

Let's see this in action by first assembling then linking and finally flashing to our MCU.

```
arm-none-eabi-as -g main.s -o main.o

arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"

Let's debug!

Terminal 1:

openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

Terminal 2:

arm-none-eabi-gdb main.elf

target remote :3333
```

Now that we are inside the firmware, lets set a breakpoint on our \_\_start function which is what is directly executed after the Reset\_Handler. Let's continue and disassemble.

```
(gdb) b _
Breakpoint 1 at 0x80001fc: file main.s, line 268.
Note: automatically using hardware breakpoints for read-only addresses.
(gdb) c
Continuing.
// push registers R4-R12, LR to the stack
(gdb) disas
(gdb) disas
Dump of assembler code for function __start:
=> 0x0800001fc <+0>: stmdb sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
0x080000200 <+4>: mov.w r4, #66; 0x42
0x08000204 <+8>: mov.w r5, #66; 0x42
    0x08000204 <+8>:
0x08000208 <+12>:
                                cmp
                                            r4, r5
    0x0800020a <+14>:
                                 beq.n 0x8000212 <Equal>
                                 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr} bx lr
    0x0800020c <+16>:
    0x08000210 <+20>:
End of assembler dump.
```

monitor reset halt

We know what R0 currently has after coming out of the Reset\_Handler so lets step into three times as we also know what R0 and R1 will have.

```
(gdb) si
halted: PC: 0x08000200
269 MOV R4, #0x42 // move 0x42 into R4
(gdb) si
halted: PC: 0x08000204
270 MOV R5, #0x42 // move 0x42 into R5
(gdb) si
halted: PC: 0x08000208
271 CMP R4, R5 // compare R4 - R5
(gdb) si
halted: PC: 0x08000208
272 BEQ Equal // branch if equal
```

Let's check the status of the xPSR.

```
(gdb) p/x $xPSR
$1 = 0x61000000
```

Let's use a tool like binaryhexconverter.com at <a href="https://www.binaryhexconverter.com/hex-to-binary-converter">https://www.binaryhexconverter.com/hex-to-binary-converter</a> to see what the values are.

#### 0110000100000000000000000000000000000

In the ARMv7-M Architecture Reference Manual on page 31 we see the values inside the status register.

```
bit 31 N flag (negative condition code flag)
bit 30 Z flag (zero condition code flag)
bit 29 C flag (carry condition code flag)
bit 28 V flag (overflow condition code flag)
```

The Z zero flag is set because the results of the operation are zero.

The C carry flag is set indicating that there is no borrow or underflow from the most significant bit.

Bit 24 in the xPSR is set. This bit is called the T bit. It is set if the processor is currently running in Thumb state. Thumb state is a special mode of the Cortex-M4 processor that allows it to execute Thumb instructions more efficiently.

The T bit is set by the processor automatically when it enters Thumb state. It is cleared by the processor automatically when it exits Thumb state.

The T bit is used by the processor to determine how to decode instructions. If the T bit is set, the processor will decode instructions as Thumb instructions. If the T bit is clear, the processor will decode instructions as ARM instructions.

In this case, the T bit is set because the code that you are running is in Thumb state. You can tell that the code is in Thumb state because the mov.w instruction is a Thumb instruction.

We can continue now to look at the next block of code.

```
(gdb) disas
Dump of assembler code for function Equal:
                           stmdb sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr} mov.w r4, #67; 0x43 mov.w r5, #66; 0x42
=> 0x08000212 <+0>:
   0x08000216 <+4>:
   0x0800021a <+8>:
   0x0800021e <+12>:
                            cmp
                                     r4, r5
   0x08000220 <+14>:
                            bqt.n
                                     0x8000228 <Greater>
   0x08000222 <+16>:
0x08000226 <+20>:
                            ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
                           hx
End of assembler dump.
```

Let's step until we step over the compare and look at the value of the xPSR.

```
(gdb) si
halted: PC: 0x08000216
286 MOV R4, #0x43 // move 0x43 into R4
(gdb) si
halted: PC: 0x0800021a
287 MOV R5, #0x42 // move 0x42 into R5
(gdb) si
halted: PC: 0x0800021e
288 CMP R4, R5
(gdb) si
halted: PC: 0x0800021e
288 CMP R4, R5 // compare R4 - R5
(gdb) si
halted: PC: 0x08000220
289 BGT Greater
(gdb) p/x $xPSR
$2 = 0x21000000
```

Let's examine what our xPSR is using our conversion tool.

The C carry flag is set indicating that there is no borrow or underflow from the most significant bit.

We also see the T bit or Thumb bit set as well.

### BNE (Branch if Not Equal):

BNE performs the branch if the Zero (Z) flag is clear (0). The Z flag is set (1) when the result of a previous instruction was zero.

So, BNE branches when the result of the previous instruction is non-zero, indicating inequality.

In other words, BNE checks if the tested bit is set to 1.

# **BEQ** (Branch if Equal):

BEQ performs the branch if the Zero (Z) flag is set (1). The Z flag is set (1) when the result of a previous instruction was zero.

So, BEQ branches when the result of the previous instruction is zero, indicating equality.

In other words, BEQ checks if the tested bit is set to 0.

I realize this is a lot of work but this is how one masters the MCU!

In our final chapter we will cover finish up our learning with a cool demo!

We will cover functions, UART and interrupts as well.

# Chapter 11: Functions, Interrupts, UART & STUXNET Simulation!

Let's talk about functions and interrupts and for fun, a STUXNET industrial control system mock hack with both UART simulating direct into a larger system and UART with bluetooth to demonstrate IoT!

Let's get our project setup below and copy over our template. We will be using the STM32 NUCLEO-F401RE dev board in this chapter as it has a 5-volt rail line.

```
cd stm32f401ccu6-projects
mkdir 0x000b-int-stuxnet
cd 0x000b-int-stuxnet
cp ..\0x0001-template\main.s .
cp ..\0x0001-template\STM32F401CCUX_FLASH.ld .
```

# Let's edit main.s and code it up.

```
/**
* FILE: main.s
   * DESCRIPTION:
  * This file contains the assembly code for interrupts and a STUXNET simulation * utilizing the STM32F401 Nucleo-64 microcontroller.
  * AUTHOR: Kevin Thomas
  * CREATION DATE: September 1, 2023
  * UPDATE Date: April 1, 2024
   * ASSEMBLE AND LINK w/ SYMBOLS:
  *1. arm-none-eabi-as -g main.s -o main.o

*2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

*3. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.elf verify reset exit"
 * 3. openiod -1 Interface/stlink.crg -1 target/stm32/4x.crg -c "program main.et verify reset exit"

* ASSEMBLE AND LINK w/o SYMBOLS:

* 1. arm-none-eabi-as -g main.s -o main.o

* 2. arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

* 3. arm-none-eabi-objcopy -O binary --strip-all main.elf main.bin

* 3. openiod -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.bin 0x08000000 verify reset exit"
  * DEBUG w/ SYMBOLS:
 * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg
* 2. arm-none-eabi-gdb main.elf
* 3. target remote :3333
  * 4. monitor reset halt
  * DEBUG w/o SYMBOLS:
 * 1. openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

* 2. arm-none-eabi-gdb main.bin

* 3. target remote :3333

* 4. monitor reset halt
  * 5. x/8i $pc
.svntax unified
 .cpu cortex-m4
 .fpu softvfp
.word _sdata
 * The end address for the .data section defined in linker script.
.word _edata
 ^{\star} The start address for the initialization values of the .data section defined in linker script.
.word _sidata
```

```
^{\star} The start address for the .bss section defined in linker script.
.word _sbss
 ^{\star} The end address for the .bss section defined in linker script.
.word _ebss
 * Provide weak aliases for each Exception handler to the Default_Handler. As they are weak aliases, any function
 * with the same name will override this definition.
.macro weak name
   .global \name
   .weak \name
.thumb_set \name, Default_Handler
   .word \name
.endm
 * Initialize the .isr_vector section. The .isr_vector section contains vector table.
 * The STM32F401CCUx vector table. Note that the proper constructs must be placed on this to ensure that it ends up * at physical address 0x000000000.
.global isr_vector
.type isr_vector, %object
isr_vector:
.word _estack
.word Reset_Handler
weak NMI_Handler
     weak HardFault_Handler
    weak MemManage_Handler
weak BusFault_Handler
    weak UsageFault_Handler
    .word 0
    .word 0
   .word 0
    .word 0
    weak SVC Handler
    weak DebugMon_Handler
    .word 0
    weak PendSV_Handler
     weak SysTick_Handler
    .word 0
     weak EXTI16_PVD_IRQHandler
                                                                                                // EXTI Line 16 interrupt PVD through EXTI line detection
    weak TAMP_STAMP_IRQHandler
weak EXTI22_RTC_WKUP_IRQHandler
                                                                                               // Tamper and TimeStamp interrupts through the EXTI line
// EXTI Line 22 interrupt RTC Wakeup interrupt, EXTI line
                                                                                               // FLASH global interrupt
// RCC global interrupt
// EXTI Line0 interrupt
// EXTI Line1 interrupt
    weak FLASH_IRQHandler weak RCC_IRQHandler
     weak EXTIO_IRQHandler
     weak EXTI1 IROHandler
     weak EXTI2_IRQHandler
                                                                                                // EXTI Line2 interrupt
    weak EXTI3_IRQHandler weak EXTI4_IRQHandler
                                                                                               // EXTI Line3 interrupt
// EXTI Line4 interrupt
                                                                                               // DMA1 StreamO global interrupt
// DMA1 Stream1 global interrupt
// DMA1 Stream2 global interrupt
    weak DMA1_Stream0_IRQHandler
weak DMA1_Stream1_IRQHandler
    weak DMA1_Stream2_IRQHandler
weak DMA1 Stream3 IRQHandler
                                                                                               // DMA1 Stream3 global interrupt
// DMA1 Stream4 global interrupt
     weak DMA1_Stream4_IRQHandler
    weak DMA1_Stream5_IRQHandler weak DMA1_Stream6_IRQHandler
                                                                                               // DMA1 Stream5 global interrupt
// DMA1 Stream6 global interrupt
                                                                                               // ADC1 global interrupt
// reserved
     weak ADC_IRQHandler
    .word 0
    .word 0
                                                                                                // reserved
    .word 0
                                                                                                // reserved
                                                                                                // reserved
    weak EXTI9_5_IRQHandler
weak TIM1_BRK_TIM9_IRQHandle
                                                                                               // EXTI Line[9:5] interrupts
// TIM1 Break interrupt and TIM9 global interrupt
    weak TIM1_UP_TIM10_IRQHandler
weak TIM1_TRG_COM_TIM11_IRQHandler
weak TIM1_CC_IRQHandler
                                                                                               // TIM1 Update interrupt and TIM10 global interrupt
// TIM1 T/C interrupts, TIM11 global interrupt
// TIM1 Capture Compare interrupt
                                                                                               // Ini capture Compare i
// TIM2 global interrupt
// TIM3 global interrupt
// IZC1 event interrupt
// I2C2 event interrupt
// I2C2 event interrupt
// I2C3 event interrupt
    weak TIM2_IRQHandler weak TIM3_IRQHandler
    weak TIM4_IRQHandler
weak I2C1_EV_IRQHandler
     weak I2C1_ER_IRQHandler
    weak I2C2_EV_IRQHandler weak I2C2_ER_IRQHandler
                                                                                                // I2C2 error interrupt
    weak SPI1_IRQHandler weak SPI2_IRQHandler
                                                                                               // SPI1 global interrupt
// SPI2 global interrupt
     weak USART1 IROHandler
                                                                                               // USART1 global interrupt
// USART2 global interrupt
    weak USART2_IRQHandler
                                                                                               // USANIZ GLOVAL INTERTUPE

// reserved

// EXTI Line[15:10] interrupts

// EXTI Line 17 interrupt / RTC Alarms (A and B) EXTI

// EXTI Line 18 interrupt / USBUSB OTG FS Wakeup EXTI
    .word 0
   .word EXTI15_10_IRQHandler
weak EXTI17_RTC_Alarm_IRQHandler
     weak EXTI18_OTG_FS_WKUP_IRQHandler
```

```
.word 0
                                                                                                      // reserved
   .word 0
                                                                                                      // reserved
                                                                                                      // reserved
// reserved
    .word 0
    .word 0
     weak DMA1_Stream7_IRQHandler
                                                                                                      // DMA1 Stream7 global interrupt
    .word 0
                                                                                                      // reserved
     weak SDIO_IRQHandler
                                                                                                      // SDIO global interrupt
    weak TIM5_IRQHandler weak SPI3_IRQHandler
                                                                                                      // TIM5 global interrupt
// SPI3 global interrupt
                                                                                                      // reserved
// reserved
    .word 0
    .word 0
    .word 0
                                                                                                      // reserved
    word 0
                                                                                                      // reserved
                                                                                                      // DMA2 Stream0 global interrupt
     weak DMA2_Stream0_IRQHandler
                                                                                                      // DMA2 Stream1 global interrupt
// DMA2 Stream2 global interrupt
// DMA2 Stream3 global interrupt
// DMA2 Stream4 global interrupt
    weak DMA2_Stream1_IRQHandler weak DMA2_Stream2_IRQHandler
     weak DMA2_Stream3_IRQHandler
     weak DMA2 Stream4 IROHandler
                                                                                                      // reserved // reserved
    .word 0
    .word 0
                                                                                                      // reserved
// reserved
    .word 0
   .word 0
                                                                                                      // reserved
                                                                                                      // reserved
// USB On The Go FS global interrupt
// DMA2 Stream5 global interrupt
// DMA2 Stream6 global interrupt
// DMA2 Stream7 global interrupt
// USART6 global interrupt
// I2C3 event interrupt
     weak OTG FS IROHandler
     weak DMA2_Stream5_IRQHandler
     weak DMA2_Stream6_IRQHandler weak DMA2_Stream7_IRQHandler
    weak USART6_IRQHandler weak I2C3_EV_IRQHandler
     weak I2C3_ER_IRQHandler
                                                                                                      // I2C3 error interrupt
                                                                                                      // reserved
// reserved
    .word 0
    .word 0
    .word 0
                                                                                                      // reserved // reserved
    .word 0
                                                                                                      // reserved
// reserved
    .word 0
   .word 0
    .word 0
                                                                                                      // reserved
   word 0
                                                                                                      // reserved
                                                                                                      // reserved
   .word 0
    .word 0
                                                                                                      // reserved
// SPI4 global interrupt
     weak SPI4_IRQHandler
 ^{\star} @brief \, This code is called when processor starts execution.
                  This is the code that gets called when the processor first starts execution following a reset event. We first define and init the bss section and then define and init the data section, after which the application supplied main routine is called.
     @param None
     @retval None
.type Reset_Handler, %function
global Reset_Handler
Reset_Handler:
LDR R4, =_estack
MOV SP, R4
LDR R4, =_sdata
                                                                                                      // load address at end of the stack into R0 // move address at end of stack into SP \,
                                                                                                      // copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
// copy the data segment initializers from flash to SRAM
             R5, =_edata
R6, =_sidata
   LDR
   LDR
                                                                                                      // copy the data segment initializers from flash to SRAM // branch
   MOVS
            R7, #0
B .Reset_Handler_Loop_Copy_Data_Init
.Reset_Handler_Copy_Data_Init:
.Reset_Handler_Copy_Data_Init:
LDR R8, [R6, R7]
STR R8, [R4, R7]
ADDS R7, R7, #4
.Reset_Handler_Loop_Copy_Data_Init:
ADDS R8, R4, R7
CMP R8, R5
                                                                                                      // copy the data segment initializers into registers // copy the data segment initializers into registers // copy the data segment initializers into registers
                                                                                                      // initialize the data segment
// initialize the data segment
                                                                                                      // Initialize the data segment
// branch if carry is clear
// copy the bss segment initializers from flash to SRAM
// copy the bss segment initializers from flash to SRAM
// copy the bss segment initializers from flash to SRAM
// branch
              .Reset_Handler_Copy_Data_Init
   LDR
             R6, =_sbss
R8, =_ebss
           R7, #0
.Reset_Handler_Loop_Fill_Zero_BSS
   MOVS
.Reset_Handler_Fill_Zero_BSS:
STR R7, [R6]
ADDS R6, R6, #4
.Reset_Handler_Loop_Fill_Zero_BSS:
CMP R6, R8
                                                                                                      // zero fill the bss segment
// zero fill the bss segment
                                                                                                      // zero fill the bss segment
             .Reset_Handler_Fill_Zero_BSS main
                                                                                                 // branch if carry is clear
// call function
   BCC
   BL
 * @brief This code is called when the processor receives and unexpected interrupt.
                   This is the code that gets called when the processor receives an
                  unexpected interrupt. This simply enters an infinite loop, preserving the system state for examination by a debugger.
     @param None
     @retval None
```

```
.type Default_Handler, %function .global Default_Handler
Default_Handler:
                                                                                                // set processor into debug state
   BKPT
           Default_Handler
                                                                                                 // call function, force thumb state
  * @brief
                  This code is called when the interrupt handler for the EXTI lines 15 to 10
                   is triggered.
     @details This is the interrupt handler function for EXTI lines 15 to 10. It is
                   Triggered when an interrupt request is received on any of these lines. The function checks if the interrupt was caused by line 13 (PR13 bit), and if so, it sets the corresponding bit in the EXTI_PR register to
                   acknowledge the interrupt. After that, it calls the EXTI_Callback function.
     @retval None
.xection .text.EXTI15_10_IRQHandler .weak EXTI15_10_IRQHandler .type EXTI15_10_IRQHandler, %function EXTI15_10_IRQHandler:
   PUSH {R4-R12, LR}
LDR R4, =0x40013C14
LDR R5, [R4]
TST R5, #(1<<13)
BEQ .PR13_0
                                                                                                // push registers R4-R12, LR to the stack
// load the address of EXTI_PR register
// load value inside EXTI_PR register
                                                                                                // read the PR13 bit, if \overline{0}, then BEQ // branch if equal
                                                                                                // set the PR13 bit
// store value into EXTI_PR register
   ORR
            R5, #(1<<13)
R5, [R4]
            EXTI_Callback
                                                                                                // call function
 .PR13_0:
                                                                                                // pop registers R4-R12, LR from the stack // return to caller
             {R4-R12, LR}
   BX
            ĹR
/**
 * Initialize the .text section.
 * The .text section contains executable code.
 .section .text
 ^{\star} @brief \, Entry point for initialization and setup of specific functions.
    @details This function is the entry point for initializing and setting up specific functions.

It calls other functions to enable certain features and then enters a loop for further execution.
    @param
                   None
  * @retval None
main:
                                                                                                // push registers R4-R12, LR to the stack // call function
   PUSH {R4-R12, LR}
             GPIOA_Enable
   BL
            GPIOC_Enable
GPIOA_PA9_Alt_Function_Mode_Enable
                                                                                                // call function
// call function
            GPIOA_PA10_Alt_Function_Mode_Enable
GPIOC_PC0_General_Purpose_Output_Mode_Enable
                                                                                                // call function
// call function
   BL
                                                                                                // call function
// call function
// call function
             GPIOC_PC1_General_Purpose_Output_Mode_Enable
            GPIOC_PC2_General_Purpose_Output_Mode_Enable
GPIOC_PC3_General_Purpose_Output_Mode_Enable
   ΒI
   BL
            USART1_Enable
GPIOC_PC13_EXTI_Init
                                                                                                // call function 
// call function
   BL
                                                                                                // branch infinite loop
// pop registers R4-R12, LR from the stack
// return to caller
             .
{R4-R12, LR}
   POP
 ^{\star} @brief \, Enables the GPIOA peripheral by setting the corresponding RCC_AHB1ENR bit.
    @details This function enables the GPIOA peripheral by setting the corresponding RCC_AHB1ENR bit. It loads the address of the RCC_AHB1ENR register, retrieves the current value of the register, sets the GPIOAEN bit, and stores the
                   updated value back into the register.
     @param
     @retval None
GPIOA Enable:
   PUSH {R4-R12, LR}
LDR R4, =0x40023830
                                                                                                // push registers R4-R12, LR to the stack
// load address of RCC_AHB1ENR register
// load value inside RCC_AHB1ENR register
            R5, [R4]
   LDR
                                                                                                // set the GPIOAEN bit
// store value into RCC_AHB1ENR register
// pop registers R4-R12, LR from the stack
   ORR
             R5, #(1<<0)
            R5, [R4]
{R4-R12, LR}
   STR
   ВX
             ΙR
                                                                                                 // return to caller
 * @brief
                  Enables the GPIOC peripheral by setting the corresponding RCC_AHB1ENR bit.
    @details This function enables the GPIOC peripheral by setting the corresponding RCC_AHB1ENR bit. It loads the address of the RCC_AHB1ENR register, retrieves the current value of the register, sets the GPIOCEN bit, and stores the
```

```
updated value back into the register.
    @param
     @retval None
GPIOC Enable:
                                                                                                          // push registers R4-R12, LR to the stack
// load address of RCC_AHB1ENR register
// load value inside RCC_AHB1ENR register
   PUSH {R4-R12, LR}
LDR R4, =0x40023830
   LDR
             R5, [R4]
                                                                                                         // set the GPIOCEN bit
// store value into RCC_AHB1ENR register
// pop registers R4-R12, LR from the stack
             R5, #(1<<2)
R5, [R4]
   STR
              {R4-R12, LR}
   RX
              ΙR
 * @brief
                    Configures GPIOA pin 9 to operate in alternate function mode.
     @details This function configures GPIOA pin 9 to operate in alternate function mode.
                     It modifies the GPIOA_MODER and GPIOA_AFRH registers to set the necessary bits for alternate function mode on pin 9. The MODER9 bit is set to select alternate function mode, and the AFRH9 bits are set to specify the desired alternate function.
     @param
    @retval None
GPIOA_PA9_Alt_Function_Mode_Enable:
                                                                                                         // push registers R4-R12, LR to the stack
// load address of GPIOA_MODER register
// load value inside GPIOA_MODER register
// set the MODER9 bit
   PUSH {R4-R12, LR}
LDR R4, =0x40020000
             R5, [R4]
R5, #(1<<19)
   ORR
             R5, #(1<<19)

R5, #~(1<<18)

R5, [R4]

R4, =0×40020024

R5, [R4]

R5, #~(1<<7)
                                                                                                          // clear the MODER9 bit
// store value into GPIOA_MODER register
// load address of GPIOA_AFRH register
   STR
   LDR
   LDR
                                                                                                          // load value inside GPIOA_AFRH register
// clear the AFRH9 bit
   AND
   ORR
ORR
             R5, #(1<<6)
R5, #(1<<5)
                                                                                                          // set the AFRH9 bit
// set the AFRH9 bit
              R5, #(1<<4)
                                                                                                          // set the AFRH9 bit
             R5, [R4]
{R4-R12, LR}
                                                                                                          // store value into GPIOA_AFRH register
// pop registers R4-R12, LR from the stack
   STR
    POF
   вх
                                                                                                          // return to caller
 * @brief
                   Configures GPIOA pin 10 to operate in alternate function mode.
    @details This function configures GPIOA pin 10 to operate in alternate function mode.

It modifies the GPIOA_MODER and GPIOA_AFRH registers to set the necessary bits
for alternate function mode on pin 10. The MODER10 bit is set to select alternate
function mode, and the AFRH9 bits are set to specify the desired alternate function.
     @param
                    None
     @retval None
GPIOA_PA10_Alt_Function_Mode_Enable:
   PUSH {R4-R12, LR}
LDR R4, =0x40020000
                                                                                                         // push registers R4-R12, LR to the stack // load address of GPIOA_MODER register
                                                                                                          // load value inside GPIOA_MODER register
// set the MODER10 bit
              R5, [R4]
             R5, #(1<<21)
R5, #~(1<<20)
   ORR
                                                                                                         // clear the MODER10 bit
// store value into GPIOA_MODER register
// load address of GPIOA_AFRH register
             R5, [R4]
   STR
             R4, =0x40020024
   LDR
             R5, [R4]
R5, #~(1<<11)
                                                                                                          // load value inside GPIOA_AFRH register
// clear the AFRH10 bit
   AND
              R5, #(1<<10)
                                                                                                          // set the AFRH10 bit
// set the AFRH10 bit
             R5, #(1<<9)
R5, #(1<<8)
   ORR
                                                                                                          // set the AFRH10 bit
                                                                                                          // store value into GPIOA_AFRH register
// pop registers R4-R12, LR from the stack
   STR
             R5, [R4]
{R4-R12, LR}
    POF
   вх
                                                                                                          // return to caller
 * @brief
                   Configures GPIOC pin 0 to operate in general purpose output mode.
    @details This function configures GPIOC pin 0 to operate in general purpose output mode. It modifies the {\tt GPIOC\_MODER} to set the necessary bits for general purpose output mode
                     on pin 0. The MODERO bit is set to select general purpose output mode.
     @retval None
 \begin{array}{lll} & \texttt{GP\underline{I}OC\_PCO\_General\_Purpose\_Output\_Mode\_Enable:} \\ & \texttt{PUSH} & \{\texttt{R4-R12}, \ \texttt{LR}\} \end{array} 
                                                                                                          // push registers R4-R12, LR to the stack
// load address of GPIOC_MODER register
// load value inside GPIOC_MODER register
             R4, =0x40020800
             R5, [R4]
R5, #~(1<<1)
R5, #(1<<0)
R5, [R4]
   LDR
                                                                                                          // clear the MODERO bit
   ORR
                                                                                                          // set the MODERO bit
                                                                                                          // set the ModeRo dut
// store value into GPIOC_MODER register
// pop registers R4-R12, LR from the stack
// return to caller
    STR
             {R4-R12, LR}
   POP
                    Configures GPIOC pin 1 to operate in general purpose output mode.
```

```
* @details This function configures GPIOC pin 1 to operate in general purpose output mode.

* It modifies the GPIOC_MODER to set the necessary bits for general purpose output mode
                    on pin 1. The MODER1 bit is set to select general purpose output mode.
    @retval None
{\tt GPIOC\_PC1\_General\_Purpose\_Output\_Mode\_Enable:}
                                                                                                   // push registers R4-R12, LR to the stack
// load address of GPIOC_MODER register
// load value inside GPIOC_MODER register
  PUSH {R4-R12, LR}
LDR R4, =0x40020800
             R5, [R4]
   LDR
             R5, #~(1<<3)
R5, #(1<<2)
                                                                                                    // clear the MODER1 bit
   ORR
                                                                                                    // set the MODER1 hit
                                                                                                   // store value into GPIOC_MODER register
// pop registers R4-R12, LR from the stack
                    [R4]
             {R4-R12, LR}
   POP
                                                                                                    // return to caller
 * @brief
                 Configures GPIOC pin 2 to operate in general purpose output mode.
     @details This function configures GPIOC pin 2 to operate in general purpose output mode.
                    It modifies the GPIAC_MODER to set the necessary bits for general purpose output mode on pin 2. The MODER2 bit is set to select general purpose output mode.
    @param
    @retval None
GPIOC_PC2_General_Purpose_Output_Mode_Enable:
   PUSH {R4-R12, LR}
LDR R4, =0x40020800
                                                                                                   // push registers R4-R12, LR to the stack
// load address of GPIOC_MODER register
                                                                                                    // load value inside GPIOC_MODER register
             R5, [R4]
            R5, #~(1<<5)
R5, #(1<<4)
R5, [R4]
{R4-R12, LR}
                                                                                                   // clear the MODER2 bit
// set the MODER2 bit
   AND
   STR
                                                                                                   // store value into GPIOC_MODER register
// pop registers R4-R12, LR from the stack
   POP
                                                                                                    // return to caller
 ^{\star} @brief \, Configures GPIOC pin 3 to operate in general purpose output mode.
    @details This function configures GPIOC pin 3 to operate in general purpose output mode.
It modifies the GPIOC_MODER to set the necessary bits for general purpose output mode on pin 3. The MODER3 bit is set to select general purpose output mode.
    @param
    @retval None
GPIOC_PC3_General_Purpose_Output_Mode_Enable:
PUSH {R4-R12, LR}
LDR R4, =0x40020800
                                                                                                   // push registers R4-R12, LR to the stack
// load address of GPIOC_MODER register
// load value inside GPIOC_MODER register
// clear the MODER3 bit
// set the MODER3 bit
   LDR
             R5, [R4]
             R5, #~(1<<7)
R5, #(1<<6)
R5, [R4]
   ORR
                                                                                                    // store value into GPIOC_MODER register
   STR
   POP
             {R4-R12, LR}
                                                                                                   // pop registers R4-R12, LR from the stack
// return to caller
^{\prime**} ^* @brief \, Enables USART1 peripheral and configures its settings for communication.
    @details This function enables the USART1 peripheral by setting the corresponding
                    RCC_APBZENR bit. It also configures the USART1 settings, including the baud rate and control register settings. The USART1_BRR register is set to achieve a baud rate of 9600, and the USART1_CR1 register is modified to enable USART1 (UE bit) and enable transmission (TE bit).
    @param
                    None
    @retval None
USART1 Enable:
                                                                                                   // push registers R4-R12, LR to the stack
// load address of RCC_APB2ENR register
// load value inside RCC_APB2ENR register
   PUSH {R4-R12, LR}
             R4, =0x40023844
             R5, [R4]
                                                                                                   // set the USART1EN bit
// store value into RCC_AHB1ENR register
             R5, #(1<<4)
R5, [R4]
   ORR
   STR
                                                                                                   // Store value into NCC_ANBLENR register

// load address of USART1_BRR register

// load value inside USART1_BRR register

// set register to 9600 baud

// store value into USART1_BRR register

// load address of USART1_CR1 register
                    =0x40011008
   LDR
             R5, [R4]
             R5,
                    #0x683
             R5,
                    [R4]
             R4, =0x4001100C
                                                                                                   // toad value inside USART1_CR1 register
// set the UE bit
// set the TE bit
// set the RE bit
             R5, [R4]
R5, #(1<<13)
   LDR
   ORR
             R5, #(1<<3)
   0RR
             R5, #(1<<2)
                    [Ř4]
                                                                                                    // store value into USART1_CR1 register
             {R4-R12, LR}
LR
                                                                                                   // pop registers R4-R12, LR from the stack
// return to caller
   POF
/**

* @brief Sends a single character over USART1.
    @details This function sends a single character over USART1 by writing it to the USART1_DR register. It first checks if the transmit buffer is empty (TXE bit) in the
```

```
{\tt USART1\_SR} register. If the buffer is not empty, it waits until it becomes empty before writing the character to {\tt USART1\_DR}.
  * @param R0: The character to be sent over USART1.  
 * @retval None
USART1_Transmit_Character:
                                                                                                        // push registers R4-R12, LR to the stack
// load address of USART1_SR register
   PUSH {R4-R12, LR}
LDR R4, =0x40011000
 .USART1_Transmit_Character_Loop:
             R5, [R4]
R5, #(1<<7)
                                                                                                        // load value inside USART1 SR register
   LDR
                                                                                                        // read TXE bit
// test TX FIFO is not full
   CMP
             R5. #0x00
               .USART1_Transmit_Character_Loop
                                                                                                        // branch if equal
                                                                                                        // load value inside USART1_DR register
// store value into USART1_DR register
             R4, =0x40011004
R0, [R4]
    I DR
   STR
                                                                                                        // pop registers R4-R12, LR from the stack
// return to caller
              {R4-R12, LR}
   BX
  * @brief Receives a character over USART1.
     @details This function receives a character over USART1 by reading the USART1_DR register.
                     It first checks if the receive buffer is not empty (RXNE bit) in the USART1_SR register. If the buffer is empty, it waits until it becomes non-empty before reading the character from the USART1_DR register. The received character is then
                     returned.
     @param None
@retval R0: The received character over USART1.
USART1_Receive_Character:
PUSH {R4-R12, LR}
LDR R4, =0x40011000
.USART1_Receive_Character_Loop:
                                                                                                        // push registers R4-R12, LR to the stack
                                                                                                        // load address of USART1_SR register
             R5, [R4]
R5, #(1<<5)
R5, #0x00
                                                                                                        // load value inside USART1_SR register // read the RXNE bit
    LDR
    AND
             NJ, #UXUU

.USART1_Receive_Character_Loop

R4, =0x40011004

R0, [R4]

{R4-R12, LR}

LR
                                                                                                        // test TX FIFO is not full
// branch if equal
// load value inside USART1_DR register
    BFO
    LDR
                                                                                                        // read value inside USART1_DR register
// pop registers R4-R12, LR from the stack
    LDR
    P0P
   ВX
                                                                                                        // return to caller
  ^{\star} @brief Configures GPIO pins for clockwise full drive sequence mode.
     @details In full drive sequence mode, two coils are energized at a time, providing full torque to the stepper motor. This function configures the GPIO pins to control a UNL2003 driver for clockwise full drive sequence mode operation.
    @param R0: The millisecond delay value.
@retval None
Clockwise_Rotation_Sequence:
PUSH {R4-R12, LR}
LDR R4, =0x40020814
LDR R5, [R4]
MOV R5, #0x08
                                                                                                        // push registers R4-R12, LR to the stack
// load address of GPIOC_ODR register
// load value inside GPIOC_ODR register
// set the ODR register
// store value into GPIOC_ODR register
// call function
// load address of CRIOC_ODR register
             R5, [R4]
Delay_MS
R4, =0x40020814
R5, [R4]
    STR
    BL
                                                                                                        // load address of GPIOC_ODR register
// load value inside GPIOC_ODR register
   LDR
LDR
                                                                                                        // load value inside GPIOC_ODR register
// set the ODR register
// store value into GPIOC_ODR register
// call function
// load address of GPIOC_ODR register
// load value inside GPIOC_ODR register
// load value inside GPIOC_ODR register
              R5, #0x04
    STR
             R5. [R4]
              Delay_MS
    LDR
             R4, =0x4
R5, [R4]
                     =0×40020814
    LDR
             R5, #0x02
R5, [R4]
Delay_MS
                                                                                                        // set the ODR register
// store value into GPIOC_ODR register
    STR
                                                                                                        // call function
// load address of GPIOC_ODR register
             R5, =0x40020814
R5, [R4]
   LDR
                                                                                                        // load value inside GPIOC_ODR register
                                                                                                        // set the ODR register
// store value into GPIOC_ODR register
             R5, #0x01
R5, [R4]
    MOV
    STR
                                                                                                        // call function
// pop registers R4-R12, LR from the stack
// return to caller
              Delay_MS
              {R4-R12, LR}
LR
    POP
  * @brief Initializes GPIOC PC13 for EXTI interrupt.
     @details This function configures GPIOC PC13 for EXTI interrupt. It sets the pin's mode to input and enables the internal pull-up resistor. Additionally, it enables the EXTI interrupt for PC13, configures SYSCFG_EXTICR4, and sets the corresponding
                     EXTI and NVIC settings to enable interrupt handling for PC13.
     @param
                   None
     @retval None
GPIOC_PC13_EXTI_Init:
   PUSH {R4-R12, LR}
CPSID I
                                                                                                        // push registers R4-R12, LR to the stack
                                                                                                        // disable global interrupts
```

```
// load address of GPIOC_MODER register
// load value inside GPIOC_MODER register
// clear the MODER13 bit
// clear the MODER13 bit
            R4, =0x40020800
R5, [R4]
   I DR
   LDR
            R5, #~(1<<27)
R5, #~(1<<26)
   AND
   AND
                                                                                               // store value into GPIOC_MODER register
// load address of GPIOC_PUPDR register
// load value inside GPIOC_PUPDR register
            R5, [R4]
                   =0x4002080C
   LDR
            R4.
            R5, [R4]
            R5, #~(1<<27)
R5, #(1<<26)
                                                                                              // clear the PUPDR13 bit
// set the PUPDR13 bit
   AND
   ORR
                                                                                              // store value into GPIOC_PUPDR register
// load address of RCC_ABP2ENR
// load value inside RCC_ABP2ENR register
            R5, [R4]
                   =0x40023844
   LDR
            R4,
                  [R4]
   ORR
            R5.
                   #(1<<14)
                                                                                                   set SYSCEGEN hit
                                                                                                   store value into RCC_APB2ENR register
            R5, [R4]
                   =0×40013814
            R4, =0x40
R5, [R4]
                                                                                                   load address of SYSCFG_EXTICR4
load value inside SYSCFG_EXTICR4 register
   LDR
   LDR
                                                                                                   set EXTI13 bit
store value into SYSCFG_EXTICR4 register
load address of EXTI_IMR register
                   #(1<<5)
            R5, [R4]
R4, =0x40013C00
   STR
                                                                                                   load value inside EXTI_IMR register set MR13 bit
            R5, [R4]
R5, #(1<<13)
   LDR
            R5, [R4]
R4, =0x40013C0C
                                                                                                   store value into EXTI_IMR register load address of EXTI_FTSR register
   STR
   LDR
                                                                                              // load value inside EXTI_FTSR register // set TR13 bit
   LDR
            R5, [R4]
            R5, #(1<<13)
R5, [R4]
   ORR
                                                                                                   store value into EXTI_IMR register
                                                                                              // store varied into Exir_IMR register
// call function
// enable global interrupts
// pop registers R4-R12, LR from the stack
// return to caller
            NVIC_EnableIRQ_EXTI15_10
   ΒI
   CPSIE I
            {R4-R12, LR}
LR
   POP
 * @brief EXTI callback function for centrifuge control.
     @details This EXTI callback function simulates centrifuge control and communication.
                  It includes a loop that mimics a sensor reading delay and sends appropriate characters over USART1 based on the sensor's value. If the sensor value is within the normal range, it sends "NORMAL" and if it's high, it sends "HIGH". The function also checks for a kill switch condition and finishes if engaged.
    @naram
                   None
    @retval None
EXTI_Callback:
PUSH {R4-R12, LN,
.EXTI_Callback_Loop:
MOV R0, #0x40
                                                                                              // push registers R4-R12, LR to the stack
                                                                                               // 64 ms delay variable mock sensor read speed, 8 ms would damage centrifuge
                                                                                              // call function
// compare speed to normal value
// branch if not equal
// branch if less than or equal
            Clockwise_Rotation_Sequence
   CMP
            R0, #0x40
.EXTI_Callback_Loop_High_Value
   BNE
   BLE
             .EXTI Callback_Loop_Normal_Value
.EXTI_Callback_Loop_Normal_Value:
            R0, #0x4E
USART1_Transmit_Character
   MOV
                                                                                               // call function
   BL
                                                                                              // call function
// 'R'
// call function
// 'M'
   MOV
            R0, #0x4F
USART1_Transmit_Character
   BL
   MOV
            R0, #0x52
            USART1_Transmit_Character
   BL
                                                                                              // 'M'
// call function
// 'A'
            R0, #0x4D
   MOV
            USART1 Transmit Character
   ΒI
            R0, #0x41
   MOV
                                                                                              // call function
// 'L'
            USART1_Transmit_Character
            R0, #0x4C
USART1_Transmit_Character
   MOV
                                                                                              // call function
// '\r'
   MOV
            R0. #0x0D
                                                                                              // call function
// '\n'
// call function
            USART1_Transmit_Character
   MOV
            R0, #0x0A
USART1_Transmit_Character
   BL
            Kill_Switch
R0, #0x01
.EXTI_Callback_Finish
                                                                                              // call function
// compare if kill switch was engaged
// branch if equal
   CMP
   В
             .EXTI Callback Loop
                                                                                               // unconditional branch
.EXTI_Callback_Loop_High_Value:
            R0, #0x48
USART1_Transmit_Character
   MOV
                                                                                               // call function
   BL
                                                                                              // call function
// 'G'
// call function
// 'H'
            R0, #0x49
USART1_Transmit_Character
   MOV
   BL
            USART1_Transmit_Character
   BL
            RO, #0x48
USART1_Transmit_Character
   MOV
                                                                                              // call function
// '\r'
   MOV
            R0, #0x0D
            USART1_Transmit_Character
R0, #0x0A
USART1_Transmit_Character
                                                                                              // call function
// '\n'
   MOV
                                                                                               // call function
                                                                                              // call function
// compare if kill switch was engaged
// branch if equal
// unconditional branch
   ΒI
            Kill_Switch
            R0, #0x01
.EXTI_Callback_Finish
   BEQ
             .EXTI_Callback_Loop
   В
 .EXTI_Callback_Finish:
                                                                                              // pop registers R4-R12, LR from the stack
// return to caller
            {R4-R12, LR}
LR
   POP
```

```
* @brief
                 Kill switch handler function.
    @details This function checks for a specific character received over USART1, and if it matches '1', it sets a return value in R7 to indicate that the centrifuge should be stopped. This function is used to implement a kill switch functionality to
                  stop the centrifuge from spinning.
  * @param
  * @retval R0: A return value indicating whether the centrifuge should be stopped (0x01) or not.
Kill_Switch:
  PUSH {R4-R12, LR}
LDR R4, =0x40011004
                                                                                          // push registers R4-R12, LR to the stack // load value inside USART1_DR register \,
           R4, [R4]
R4, #0x31
                                                                                          // read value inside USART1_DR register
                                                                                          // compare received character with '1'
   CMP
                                                                                          // branch if not equal
             .Kill_Switch_Finish
MOV R0, #1
.Kill_Switch_Finish:
                                                                                         // return value to kill the centrifuge from spinning
           {R4-R12, LR}
LR
                                                                                         // pop registers R4-R12, LR from the stack // return to caller
  POP
   ВХ
 * @brief Delay function in milliseconds.
    @details This function provides a software-based delay in milliseconds. It takes an argument in R7, representing the number of milliseconds to delay. The function uses nested loops to create the delay, where the inner loop accounts for the approximate execution time of 1 millisecond at a 16 MHz clock frequency.
                 RO: The number of milliseconds to delay.
  * @retval None
Delay_MS:
    PUSH {R0, R4-R12, LR}
                                                                                         // push registers R0, R4-R12, LR to the stack
.Delay_MS_Outer_Loop:
CMP R0, #0
BLE .Delay_MS_Exit
MOV R4, #0xA28
.Delay_MS_Inner_Loop:
                                                                                         // compare R0 to 0x00
                                                                                          // branch if less than or equal to
                                                                                         // move 1 ms value (at 16 MHz clock) into R2
  SUBS R4, #1
BNE .Delay_MS_Inner_Loop
                                                                                         // decrement the inner loop counter
// branch if not equal
   SUBS R0, #1
B .Delay_MS_Outer_Loop
                                                                                         // decrement the outer loop counter
// branch
.Delay_MS_Exit:
          {R0, R4-R12, LR}
   P0P
                                                                                         // pop registers R0, R4-R12, LR from the stack // return to caller
 * @brief Enable NVIC (Nested Vectored Interrupt Controller) for EXTI15_10 interrupts.
    @details This function enables the NVIC for EXTI15_10 interrupts. It specifically targets
                  the NVIC_ISER1 register, which controls interrupts 32 to 63, and sets the bit corresponding to EXTI15_10 (bit 8) to enable the interrupt handling for EXTI lines
  * @param
    @retval None
NVIC_EnableIRQ_EXTI15_10:
                                                                                         // push registers R4-R12, LR to the stack
// NVIC_ISER1, p 683 M7 Arch ref manual, ISER1 interrupts 32-63
// load value inside NVIC_ISER1 register
// 0x100=EXTI15-10 (p 204 Ref Manual), p 210 M4 Programming manual, ISER1 8 is
  PUSH {R4-R12, LR}
LDR R4, =0XE000E104
LDR R5, [R4]
ORR R5, #(1<<8)
40
   STR
            R5, [R4]
                                                                                          // store value into NVIC_ISER1 register
            {R4-R12, LR}
   POP
                                                                                         // pop registers R4-R12, LR from the stack
// return to caller
```

We see now in the \_\_start function instead of putting all the instructions in one place we are logically groping logic that can be reused into separate functions.

In \_\_start, we use the BL or branch long instruction to call each function.

We are familiar with the vector table and what we are going to do now is actually set up an interrupt.

The EXTI15\_10 interrupt on the STM32F4 is an external interrupt that can be generated by any of the GPIO pins on lines 10 to 15. This means that any GPIO pin on the STM32F4 can be configured to generate an EXTI15\_10 interrupt.

The EXTI15\_10 interrupt can be configured to trigger on either a rising edge, falling edge, or both edges of the GPIO signal. It can also be configured to be level-sensitive, which means that the interrupt will be triggered if the GPIO signal is held at a high or low level for a specified period of time.

The EXTI15\_10 interrupt can be used to implement a variety of different applications, such as:

Button press detection Sensor input monitoring I/O port monitoring Wakeup from low power modes Motors;)

To use the EXTI15\_10 interrupt, you need to first configure the GPIO pin to be an interrupt. You can do this using the GPIO peripheral driver. Once the GPIO pin has been configured as an interrupt, you need to enable the EXTI15 10 interrupt in the NVIC.

When the GPIO pin generates an interrupt, the EXTI15\_10 interrupt handler will be called. The interrupt handler can then be used to implement the desired application logic.

Here are some examples of how the EXTI15\_10 interrupt can be used:

You could use the EXTI15\_10 interrupt to detect when a button is pressed. When the button is pressed, the interrupt handler could be used to turn on an LED or start a timer.

You could use the EXTI15\_10 interrupt to monitor the state of a sensor. When the sensor detects a change in state, the interrupt handler could be used to take appropriate action, such as logging the data or sending a notification.

You could use the EXTI15\_10 interrupt to wake up the microcontroller from low power mode. When the microcontroller wakes up, the interrupt handler could be used to start up the main application.

The EXTI15\_10 interrupt is a versatile interrupt that can be used to implement a variety of different applications.

We are going to set up the blue button on the dev board to react when pressed such that we can have running code and the button have it's own functionality when the interrupt is triggered. We will get into what this will trigger a bit later

On line 116 of our code above, we have to remove the weak reference and add a .word as follows.

```
.word EXTI15_10_IRQHandler // EXTI Line[15:10] interrupts
```

This will allow us to define the interrupt to get triggered.

We then define the actual handler function when this interrupt is triggered.

```
.section .text.EXTI15_10_IRQHandler
.weak EXTI15_10_IRQHandler
 type EXTI15_10_IRQHandler, %function
EXTI15_10_IRQHandler:
  PUSH {R4-R12, LR}
LDR R4, =0x40013C14
LDR R5, [R4]
TST R5, #(1<<13)
                                                                                             // push registers R4-R12, LR to the stack
// load the address of EXTI_PR register
// load value inside EXTI_PR register
// read the PR13 bit, if 0, then BEQ
            .PR13_0
                                                                                              // branch if equal
           R5, #(1<<13)
R5, [R4]
                                                                                            // set the PR13 bit
// store value into EXTI_PR register
           EXTI_Callback
                                                                                             // call function
.PR13_0:
            .
{R4-R12, LR}
LR
                                                                                             // pop registers R4-R12, LR from the stack
// return to caller
  POP
```

Other than enabling the clocks on GPIOA and GPIOC we have to set up PC13, our blue button.

```
GPIOC_PC13_EXTI_Init:
                                                                                                                                         // push registers R4-R12, LR to the stack
// disable global interrupts
// load address of GPIOC_MODER register
// load value inside GPIOC_MODER register
   PUSH {R4-R12, LR}
CPSID I
                 R4, =0x40020800
                R5, [R4]
R5, #~(1<<27)
                                                                                                                                        // Load value inside ofice_moder register
// clear the MODER13 bit
// store value into GPIOC_MODER register
// load address of GPIOC_PUPDR register
// load value inside GPIOC_PUPDR register
                R5, #~(1<<26)
R5, [R4]
R4, =0x4002080C
                 R5, [R4]
                                                                                                                                         // toda value inside GPIOC_POPDR register
// clear the PUPDR13 bit
// store value into GPIOC_PUPDR register
// load address of RCC_ABP2ENR
// load value inside RCC_ABP2ENR register
                 R5, #~(1<<27)
R5, #(1<<26)
R5, [R4]
                           =0x40023844
                 R4,
                 R5, [R4]
                                                                                                                                         // set SYSCFGEN bit
// store value into RCC_APB2ENR register
                 R5, #(1<<14)
                 R5, [R4]
                 R4, =0x40013814
                                                                                                                                         // load address of SYSCFG_EXTICR4
// load value inside SYSCFG_EXTICR4 register
                 R5, [R4]
R5, #(1<<5)
                                                                                                                                         // set EXTI13 bit
                                                                                                                                         // store value into SYSCFG_EXTICR4 register // load address of EXTI_IMR register
                 R5, [R4]
R4, =0x40013C00
                                                                                                                                        // toda duless of EXTI_MR register
// load value inside EXTI_IMR register
// set MR13 bit
// store value into EXTI_IMR register
// load address of EXTI_FTSR register
// load value inside EXTI_FTSR register
                 R5, [R4]
                 R5, #(1<<13)
R5, [R4]
                R4, =0x40013C0C
R5, [R4]
    LDR
                                                                                                                                       // toda Vatue Institute EXIT_FISH register
// set TR13 bit
// store value into EXTI_IMR register
// call function
// enable global interrupts
// pop registers R4-R12, LR from the stack
// returnts call
                 R5, #(1<<13)
R5, [R4]
                  NVIC_EnableIRQ_EXTI15_10
   CPSIE I
                 {R4-R12, LR}
                 ĺΡ
                                                                                                                                        // return to caller
```

The EXTICR4 register maps GPIO pins to EXTI lines. The EXTI lines are used to generate external interrupts. The EXTICR4 register specifies which GPIO pin is connected to which EXTI line.

The EXTI\_IMR register is the Interrupt Mask Register. It controls which EXTI lines are enabled to generate interrupts. If a bit in the EXTI\_IMR register is set to 1, then the corresponding EXTI line is enabled to generate interrupts.

The EXTI\_FTSR register is the Falling Trigger Selection Register. It specifies which EXTI lines are triggered by falling edges of the GPIO signal. If a bit in the EXTI\_FTSR register is set to 1, then the corresponding EXTI line is triggered by falling edges of the GPIO signal.

The following is a detailed explanation of how the code snippet above works:

The first few lines of code disable global interrupts. This is necessary because the following code will be modifying the GPIO and EXTI registers, which can be affected by interrupts.

The next few lines of code configure GPIOC pin 13 as an input pin with pull-up enabled.

The next line of code enables the SYSCFG clock. The SYSCFG peripheral is used to map GPIO pins to EXTI lines.

The next line of code sets the EXTI13 bit in the SYSCFG\_EXTICR4 register. This maps GPIOC pin 13 to EXTI line 13.

The next two lines of code enable the EXTI13 interrupt in the EXTI\_IMR and EXTI\_FTSR registers. This means that the EXTI13 interrupt will be generated when the GPIOC pin 13 signal goes from high to low or low to high.

The final line of code enables the EXTI15\_10 interrupt in the NVIC. This means that the EXTI15\_10 interrupt handler will be called when the EXTI13 interrupt is generated.

Here is a summary of how the EXTICR4, EXTI\_IMR, and EXTI\_FTSR registers work together:

The EXTICR4 register maps GPIO pins to EXTI lines. The EXTI\_IMR register controls which EXTI lines are enabled to generate

interrupts. The EXTI\_FTSR register specifies which EXTI lines are triggered by falling edges of the GPIO signal.

By configuring the EXTICR4, EXTI\_IMR, and EXTI\_FTSR registers, you can configure which GPIO pins generate which EXTI interrupts and how the EXTI interrupts are triggered.

The next item we will cover is functions.

A function in assembly language is a block of code that performs a specific task. Functions can be called from other functions, and they can return values to the caller.

To create a function in assembly language, you need to define a label for the function. The label should be followed by a colon (:). The code for the function should be placed below the label. You will see this everywhere in our prior and current code.

To call a function, you need to use the BL instruction. The BL instruction will push the return address onto the stack and then jump to the function.

To return from a function, you need to use the BX LR instruction. The BX LR instruction will pop the return address from the stack and then jump to the address specified by the return address.

PUSH {LR} and POP {LR}

The PUSH {LR} instruction pushes the link register onto the stack. The link register is used to store the return address of the current function.

The POP {LR} instruction pops the link register from the stack.

You should use the PUSH {LR} and POP {LR} instructions if your function calls other functions. This is because the link register will be overwritten by the return address of the called function.

However, if your function does not call any other functions, then you can simply use the BX LR instruction to return from the function.

Next we will discuss USART and UART.

USART and UART are commonly used terms in the context of serial communication. Let me explain what USART and UART are and how USART1 works on the STM32F401 microcontroller.

UART (Universal Asynchronous Receiver/Transmitter):

UART is a widely used serial communication protocol. It's a hardware module that facilitates the serial transmission and reception of data. UART communication is asynchronous, which means data is sent without a shared clock signal between the sender and receiver. Instead, both sides agree on a baud rate, which determines the data transmission speed.

Key features of UART:

Asynchronous Communication: UART communication does not require a shared clock signal. Instead, it uses start and stop bits to frame each data byte.

Full Duplex: UART allows for full-duplex communication, meaning data can be transmitted and received simultaneously.

Configurable Baud Rate: Baud rate is adjustable to control the data transfer speed.

Widely Used: UART is a simple and widely supported protocol, making it suitable for various applications.

USART (Universal Synchronous Asynchronous Receiver/Transmitter):

USART is an enhanced version of UART that adds the option for synchronous communication in addition to asynchronous. It provides greater flexibility by allowing both synchronous and asynchronous modes of communication. In synchronous mode, a clock signal is used for precise timing, while asynchronous mode follows the UART principles.

Key features of USART:

Synchronous and Asynchronous Modes: USART supports both synchronous and asynchronous communication. In synchronous mode, both sender and receiver share a clock signal for precise timing.

Full Duplex: Like UART, USART allows full-duplex communication.

Configurable Baud Rate: Baud rate is adjustable, similar to UART.

Now, let's focus on USART1 on the STM32F401 microcontroller:

#### USART1 on STM32F401:

USART1 is one of the USART peripherals available on the STM32F401 microcontroller. It can be configured to work in both asynchronous (UART-like) and synchronous modes, depending on your application's requirements.

Here's a simplified overview of how USART1 works:

Configuration: To use USART1, you configure it by setting various registers like Baud Rate Register (USART\_BRR), Control Register 1 (USART\_CR1), Control Register 2 (USART\_CR2), etc. These registers control aspects like the baud rate, data frame format, and enabling or disabling the USART.

Transmitting Data: To send data via USART1, you load data into the Transmit Data Register (USART\_DR). The USART1 hardware takes care of sending the data out serially.

Receiving Data: When receiving data, USART1 stores the received data in the Receive Data Register (USART\_DR). You can read this register to retrieve the received data.

Interrupts and DMA: STM32 microcontrollers provide options to use interrupts or DMA (Direct Memory Access) for more efficient data transmission and reception with USART1.

Error Handling: USART1 also provides error flags and mechanisms to handle errors such as framing errors, parity errors, and noise errors.

Clocking: In synchronous mode, you need to configure the clock source and polarity for synchronization.

In summary, USART1 on the STM32F401 microcontroller is a versatile communication peripheral that can be used for both asynchronous (UART) and synchronous communication. It is highly configurable and provides various features for transmitting and receiving data in full-duplex mode. Configuration and control are achieved by setting specific registers provided by the microcontroller's USART1 hardware.

We have functions to enable GPIOC where our pins will exist as well as set them in an alternate function mode.

Alternate Function mode, often referred to as AF mode or Alternate Functionality, is a feature found in many microcontrollers, including

those in the STM32 series (such as STM32F401) and other families like the ARM Cortex-M based chips. It allows GPIO (General-Purpose Input/Output) pins to take on roles other than their default digital input/output functions, expanding the versatility of these pins.

Here's a more detailed description of Alternate Function mode and how it works:

Default GPIO Mode: Each GPIO pin on a microcontroller typically has a default digital input/output function. For example, a GPIO pin may be configured by default as a general-purpose digital input or output.

Alternate Functionality: In addition to their default functions, GPIO pins can often be configured to serve other purposes, such as analog input, USART (serial communication), PWM (Pulse Width Modulation), SPI (Serial Peripheral Interface), I2C (Inter-Integrated Circuit), or other specialized functions.

Peripheral Selection: To enable alternate functionality for a GPIO pin, you need to configure the pin's Alternate Function Register (AFR) or a similar configuration register. This register allows you to select the specific peripheral or alternate function that you want the pin to serve.

Pin Multiplexing: Many microcontrollers have multiple peripherals that can use the same GPIO pins for different purposes. Alternate Function mode enables pin multiplexing, where the same physical pin can be shared between multiple peripherals. You select which peripheral to use by configuring the appropriate AFR bits for the pin.

Control and Configuration: Besides selecting the peripheral, you can often configure various parameters related to the peripheral function. For example, you can set the pin as an input or output, configure the pin as open-drain or push-pull, and set the pin's pull-up or pull-down resistors, among other settings.

Flexibility: Alternate Function mode provides flexibility in designing embedded systems. It allows you to optimize pin usage and resource allocation on your microcontroller, making it possible to interface with a wide range of external devices and communication protocols.

Example: For instance, if you want to use a GPIO pin for UART communication (USART), you can configure that pin in Alternate Function mode and select the USART peripheral associated with it.

This way, the same pin can serve as a digital GPIO pin or as a USART transmit or receive pin, depending on the configuration.

Documentation: To use Alternate Function mode effectively, consult your microcontroller's datasheet and reference manual, which provide detailed information about the available alternate functions for each GPIO pin and how to configure them.

In summary, Alternate Function mode is a powerful feature in microcontrollers that allows you to assign various peripheral functions to GPIO pins, expanding the functionality and versatility of your embedded applications. It enables pin multiplexing, allowing multiple peripherals to share the same physical pins and giving you greater flexibility in designing your hardware interfaces.

Let's briefly discuss the industrial control hack which was STUXNET.

STUXNET was a highly sophisticated malware that was designed to target industrial control systems (ICS). It is believed to have been developed by a joint operation between the United States and Israel, and was used to attack Iran's nuclear program in 2010.

STUXNET is a complex piece of malware that uses a variety of techniques to evade detection and achieve its goals. It is also highly modular, which makes it difficult to analyze and understand.

STUXNET is a multi-stage malware that consists of a number of different components. The following is a brief overview of the technical details of STUXNET:

- Stage 1: STUXNET is initially delivered to the target system as a malicious USB drive. The USB drive contains a malicious file that is disguised as a legitimate software update.
- Stage 2: When the malicious file is executed, it installs a rootkit on the target system. The rootkit gives STUXNET full control of the target system and allows it to evade detection.
- Stage 3: STUXNET then searches for specific industrial control systems on the target network. When STUXNET finds a target ICS, it installs a malicious firmware update on the ICS.
- Stage 4: The malicious firmware update modifies the ICS to behave in a way that is favorable to the attacker. For example, STUXNET can be used to cause the ICS to spin centrifuges at too high a speed, which can damage the centrifuges.

STUXNET also uses a number of other techniques to evade detection and achieve its goals. For example, STUXNET uses a variety of encryption techniques to protect its code and data. STUXNET also uses a technique called code obfuscation to make its code difficult to analyze.

In sum, STUXNET was a highly sophisticated malware that is designed to target industrial control systems. It is a complex piece of malware that uses a variety of techniques to evade detection and achieve its goals. STUXNET is a significant threat to industrial control systems, and organizations need to take steps to protect themselves from STUXNET and other similar malware.

Here are some additional technical details about STUXNET:

STUXNET uses four zero-day vulnerabilities to exploit Windows systems.

STUXNET uses a custom rootkit to hide its presence on the target system.

STUXNET targets specific industrial control systems, such as Siemens WinCC/SCADA systems.

STUXNET modifies the firmware of industrial control systems to cause them to behave in a way that is favorable to the attacker. STUXNET uses a variety of encryption techniques to protect its code and data.

STUXNET uses code obfuscation to make its code difficult to analyze. STUXNET is a significant threat to industrial control systems, and organizations need to take steps to protect themselves from STUXNET and other similar malware. Organizations can protect themselves from

STUXNET by implementing the following measures:

Keeping Windows systems up to date with the latest security patches.

Using a firewall to protect networks from unauthorized access.

Using intrusion detection and prevention systems to monitor networks for suspicious activity.

Educating employees about the dangers of malware and how to protect themselves.

Organizations should also consider implementing specific measures to protect their industrial control systems, such as:

Using air gaps to isolate industrial control systems from the internet.

Using security solutions that are specifically designed for industrial control systems.

Implementing regular security assessments of industrial control systems.

Let's put it all together!

We will create a STUXNET style demo where we will use the motor and controller with our board.

Instead of a SIEMENS PLC we will be using our MCU to drive the motor at a normal speed.

We need to snap in the white connector on the motor to the ULN2003 as it can only go in one way. We then need to connect PCO(MCU) to IN1(ULN2003), PC1(MCU) to IN2(ULN2003), PC2(MCU) to IN3(ULN2003) and PC4(MCU) to IN4(ULN2003). Finally we connect the 5V(MCU) to 5V(ULN2003).

We are going to program up the demo with a button interrupt where when pressed it will start the motor and spin the mock centrifuge at a normal speed.

We will have our UART connected to a HM11 or an FTDI connector to be plugged into a USB device.

If you use the HM11, you will use 3.3V power(MCU) to 3.3V(HM11) and GND(MCU) to GND(HM11) and the TX(MCU) to RX(HM11) and RX(MCU) to TX(HM11).

If you are using the FTDI connector USE ONLY THE WHITE AND GREEN WIRES AS YOU DO NOT WANT TO CONNECT POWER AS THE BOARD IS ALREADY POWERED UP! You would connect TX WHITE(FTDI) to PA9(MCU) and RX Green(FTDI) to PA10(MCU)

Let's see this in action by first assembling then linking and finally flashing to our MCU.

The difference here is we are not going to keep symbols we are going to examine this firmware as one would investigate in the wild so this will be significantly more challenging.

We also need to download the STM32CubeProgrammer to patch our binary in real-time once we find our areas of attack.

# https://www.st.com/en/development-tools/stm32cubeprog.html#getsoftware

Our situation is we have been contracted by a classified organization to infiltrate the Natanz Nuclear Facility. The intel we have been given is that a normal rate of delay is 64 ms for the centrifuge to spin from a classified source and that if it ever reached 8 it would spin the centrifuge out of control and destroy the facility which is our goal;) The intel provided also explains that by entering in a 1 into the terminal will act as a kill switch in the event that an Operator obverses something wrong.

The other piece of intel is that the motor is controlled by a UNL2003 driver with a stepper motor and it is designed in a full drive sequence mode which two coils are energized at a time that means two windings of stepper motor energized together. Therefore, motor runs at full torque.

```
arm-none-eabi-as -g main.s -o main.o

arm-none-eabi-ld main.o -o main.elf -T STM32F401CCUX_FLASH.ld

arm-none-eabi-objcopy -O binary --strip-all main.elf main.bin
openocd -f interface/stlink.cfg -f target/stm32f4x.cfg -c "program main.bin 0x08000000 verify reset
```

When we fire up a UART and press the blue button we see the motor start to spin a normal speed and we notice our UART is displaying the following.

NORMAL NORMAL NORMAL NORMAL NORMAL

exit"

#### Let's debug!

Let's assemble...

#### Terminal 1:

openocd -f interface/stlink.cfg -f target/stm32f4x.cfg

#### Terminal 2:

```
arm-none-eabi-gdb main.bin
target remote :3333
monitor reset halt
```

Now that we are inside the firmware, we have to find the entry point as we do not have symbols. Let's look at the first 1000 instructions.

```
(gdb) x/1000i 0x08000000
```

We see a good deal of startup code which is not particularly of value however after a few pages we find BL to a number of functions, this is of interest to us.

```
0x8000200:
                      0x8000230
0x8000204:
                      0x8000244
0x8000208:
                      0x8000258
0x800020c:
                      0x8000286
0x8000210:
                      0x80002b4
             bl
0x8000214:
                      0x80002cc
0x8000218:
             h1
                      0x80002e4
0x800021c:
                      0x80002fc
0x8000220:
             h1
                      0x8000314
0x8000224:
             bl
                      0x80003ba
                      0x8000228
0x8000228:
```

Let's take note of these functions for now.

What we need to do is find where our interrupt is triggering. Luckily we can research the Arch Ref Manual. Let's go to page 682, (document included in GitHub repo).

We see NVIC\_ISER0-NVIC\_ISER15 so we see the address starting at 0xE000E100 to 0xE000E13C. So lets search our binary for each as they are 4-bytes long.

```
(gdb) find 0x08000000, 0x0A000000, 0xe000e100 Pattern not found.
```

Ok let's try the next one.

```
(gdb) find 0x08000000, 0x0A000000, 0xe000e104 0x8000528 1 pattern found.
```

Great! Let's examine what is at the address minus a few bytes.

```
(gdb) x/100i 0x8000466
                          r0, #1
   0x8000466:
                 cmp
   0x8000468:
                          0x80004a6
                 beq.n
   0x800046a:
                 h.n
                          0x8000414
                          r0, #72 ; 0x48
0x8000344
   0x800046c:
                 mov.w
   0x8000470:
                 bl
   0x8000474:
                          ro. #73: 0x49
                 mov.w
   0x8000478:
                 bl
                          0x8000344
                          r0, #71 ; 0x47
0x8000344
   0x800047c:
                 mov.w
   0x8000480:
                          r0, #72 ; 0x48
0x8000344
   0x8000484
                 mov.w
   0x8000488:
                 bl
   0x800048c:
                 mov.w
```

```
0×8000490
                    b1
                              0x8000344
   0x8000494:
                   mov.w
                              r0, #10
  -Type <RET> for more, q to quit, c to continue without paging--
0x8000498: bl 0x8000344
   0x800049c:
                              0x80004ac
   0x80004a0:
                    cmp
                              r0. #1
   0x80004a2:
                    beq.n
                              0x80004a6
   0x80004a4:
                    b.n
                              0x8000414
                    ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
   0x80004a6:
   0x80004aa:
                             Sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
r4, [pc, #92] ; (0x8000510)
r4, [r4, #0]
r4, #49; 0x31
                    stmdb
   0x80004ac:
   0x80004b0:
   0x80004h2:
                    1dr
   0x80004b4:
                    cmp
   0x80004h6:
                    bne.n
                              0x80004bc
   0x80004b8:
                             r0, #1
                    mov.w
   0x80004bc:
                    ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
--Type <RET> for more, q to quit, c to continue without paging-
0x80004c0: bx lr
                             sp!, {r0, r4, r5, r6, r7, r8, r9, r10, r11, r12, lr} r0, #0
   0x80004c2:
                    stmdb
   0x80004c6:
                    cmp
                    ble.n
                              0x80004d6
   0x80004c8
                              r4, #2600
r4, #1
0x80004ce
   0x80004ca:
                                                  ; 0xa28
                    movw
=> 0x80004ce:
                    subs
   0x80004d0:
                    bne.n
   0x80004d2:
                    subs
   0x80004d4:
                    h.n
                              0x80004c6
   0x80004d6:
                    ldmia.w sp!, {r0, r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
ОХ800044d: DX LT OX80004dc: stmdb sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr} OX80004e0: ldr r4, [pc, #68] ; (0х8000528) OX80004e2: ldr r5, [r4, #0] --Type <RET> for more, q to quit, c to continue without paging-OX80004e4: Orr.w r5 r5 #266 - OX100
   0x80004da:
   0x80004e4:
                    orr.w
                              r5, r5, #256
r5, [r4, #0]
                                                  ; 0x100
   0x80004e8:
   0x80004ea:
                    ldmia.w sp!, {r4, r5, r6, r7, r8, r9, r10, r11, r12, lr}
   0x80004ee:
                    bx
   0x80004f0:
                    subs
                              r0, #48; 0x30
                              r2, r0
r0, r0
   0x80004f2:
                    ands
   0x80004f4:
                    movs
                              r2,
r4,
   0x80004f6:
                    ands
                                   r0
   0x80004f8:
                    movs
   0x80004fa:
                    ands
                              r2,
   0x80004fc:
                              r0, r0, #32
                    lsrs
   0x80004fe:
                    ands
   0x8000500:
                    subs
                              r0, #68; 0x44
   0x8000502:
                    ands
 -Type <RET> for more, q to quit, c to continue without paging--
0x8000504: asrs r0, r1, #32
   0x8000506:
                    ands
   0x8000508:
                    asrs
                              r4, r1, #32
   0x800050a:
                    ands
   0x800050c:
                    asrs
                              r0, r0, #32
   0x800050e:
                    ands
                              r1, r0
   0x8000510:
                    asrs
                              r4,
                                   r0, #32
   0x8000512:
                              r1, r0
                    ands
   0x8000514:
                    lsrs
                              r2, r0
   0x8000516:
                    ands
   0x8000518:
   0x800051a:
                    ands
                              r2, r0
   0x800051c:
                    subs
                              r0, #20
   0x800051e:
                    ands
--Type <RET> for more, q to quit, c to continue without paging--
0x8000520: subs r4, #0
                              r1, r0
r4, #12
   0x8000522:
                    ands
   0x8000524:
                    subs
   0x8000526:
                    ands
                    b.n
   0x800052a:
                              0x800052e
```

Ok there can be something here. One thing I notice is 0x48, 0x49, 0x47, 0x48, 13 and 10 and I wonder can these be ascii chars going to the UART? The 13 followed by a 10 is a dead giveaway as that is /r/n respectively.

These spell out HIGH. So this is of interest for sure however we only see NORMAL echoing in our UART so far. We would not want to ever see HIGH as that would let the victim know things are not normal so this is something to keep in mind.

We know from our intel that a 1 or 0x31 will be compared somewhere in the code as we will need to hack this to be a non-printable compare like 0x01 or something like that. If we re-examine our code we find just that!

```
0x80004b4: cmp r4, #49; 0x31
```

Let's make note of this when we patch our firmware.

Next we know that 64ms is the value we must find in order to change this to 8ms.

We don't see these values but lets examine farther back in our code and see if something pops out.

```
(gdb) x/100i 0x8000414
```

BINGO! We found it! We can stop continuing to page at this point.

```
0x8000414: mov.w r0, #64; 0x40
0x8000418: bl 0x8000378
0x800041c: cmp r0, #64; 0x40
```

So we can guess that changing that value from 64 or 0x40 to 0x08 will reduce the delay and spin the centrifuge up to a destructive level! We also want to change the compare to 0x08 as well to read normal;).

We can quit GDB at this point as well as OpenOCD.

Let's fire up the STM32CubeProgrammer and connect to our binary.

After connecting lets seek out the address of 0x080004b4 (Address field) which is where the kill switch value is and let's examine 0x4 bytes in the Size field.

```
0x80004b4: cmp r4, #49; 0x31
```

We see D1012831 so we need to change the last byte to 01. Let's disconnect and try it out and we see that when we try to press 1 it no longer stops the centrifuge so we have successfully disabled the kill switch!

Let's reconnect and find the below.

```
0x8000414: mov.w r0, #64; 0x40
0x8000418: bl 0x8000378
0x800041c: cmp r0, #64; 0x40
```

Let's put in the address of 0x08000414.

We see the value of 0740F04F so we need to change the 40 to 08.

We can disconnect however if we don't change the compare we will let the Operators know that we are destroying the centrifuge by spinning it up to a dangerous level and we don't want to do that.

Let's put in the address of 0x0800041c.

We see the value of D1254F40 so we need to change the 40 to 08.

Now when we fire it up we see the centrifuge spinning out of control (well as fast as this little motor can go LOL) and we also see a NORMAL reading in the UART and that we can't disable it! SUCCESS!

This book is has been quite a jam packed amount of knowledge. I encourage you all to keep going and become the best you can be in the Embedded Engineering and Reverse Engineering world!