# CSCE 3301 Project 2

# Report

Department of Computer Science and Engineering, AUC Submitted to: Dr. Cherif Salama

**Done by:** 

Omar Elsayed 900183884

Mohammed Zaieda 900181473

**Kareem Kassab** 900182771

## Introduction

In this project we implemented Tomsaulo's algorithm without speculation in a C++ program. We followed an object-oriented approach with 3 main classes for the Instructions, Reservation stations, and the stations handler.

# **Implementation Description**

## **Structure:**

#### **Main Classes:**

- **Instruction:** this is a very essential class that has a name, names for the parameter registers, and other attributes for its status and the clk and its cycles. Objects of this class are used to be issued and to apply the logic of tomasulo to it according to their clocks and execution times.
- **Reservation Station:** this is what makes the fundamental stations that handle the instructions, we made instantiations of these as per the numbers required. They also have attributes to mark the instructions ready or not to compliment the instruction class to execute the algorithm correctly.
- **Reservation Station Handler:** The object of this class is aware of the number of the free and the busy reservation stations for every instruction to be issued, it decrements the number of reservation stations of that type of instructions, and for every instruction to be written, it increments the number of available stations of that instruction. In addition, it has a Boolean method that returns true or false according to whether a reservation station is available or not

#### **Other components:**

There are other components apart from the main classes. These components are still important to the functionality. We used structures such as maps to make such components.

Those components were achieved using maps:

- Register Status
- Register File

**Memory:** we consider memory as an array of size 128KB, and since it is word addressable, and each word is two bytes, then number of elements in the array is 64KB

# **♣**Functionality:

- 1- We read the instructions from a file and place them into a 2D vector
- **2-** We read the instructions from the vector in an array of type Instruction, and we set the values of the data members each instruction object
- **3-** Note that every instruction has an attribute that represents its state

we mainly have five states

state 0: before issue

state 1: after issue

state 2: executing

state 3: write back

state 4: finished

**4-** We make a nested loop where the outer loop, loops over the clocks and inside this loop, we have two steps:

first: we try to issue a new instruction if the issuing conditions are satisfied

if a new instruction was issued, we append it to another array of instructions called backend array

**second:** We loop over the backend array, we get every instruction and get its state, then according to its state, we test the conditions to forward it to the next state if it is possible, else it remains in its current state

**5-** The outer loop is an infinite loop, and its stopping condition is when all the instructions finish writing this condition is tested by looping over the instructions in the backend array and check their states, if there is still any instruction that is not in state 4, then when we enter the loop again, else we break the loop

Connecting Reservation stations to the Register status: We created an array of reservation stations, and for every instruction in the backend array, we get its index and created a reservation station in its array with the same index. then we take this index of the reservation station and put it in a data member inside the instruction object, then we get this data member value and place it into the Register Status map in the item whose key in the destination register of the instruction and its value is the index of the reservation station

**Branch not taken counter:** we used that counter to handle the misprediction.

## Challenges faced:

- **RAW hazards:** we used maps for the register status and the register file. In an if condition, simply, we check if one of the source registers is in a currently executing instruction., in the status map, we wait until this value is finished, and then we start executing the instruction. After doing this for each instruction we write the results of the source register, we store the value in the rd and the register file to avoid upcoming RAW hazards and for more program accuracy.
- **PC:** the PC is typically a counter that indicates which instruction is currently issuing; hence, we used the issue counter to represent the PC. This PC value is essential in the beq, jalr, and return instructions. In the beq instructions we wait until the branch result is computed, then we use the next PC which is the next instr. To execute to be the issue counter to represent jumping to the required instruction.
- **Jalr address computation:** for a normal jalr instruction the return adress and the jump address are computed in the execute stage

## **User Guide**

- Create a text file
- Write assembly instructions to operate on with the registers separated by a single space
- Save the file



- In a terminal, run the program and pass the file you just saved



-if you press enter, the results will be displayed like the result of the cases shown in the results section.

### **Results & Discussion**

add, addi, neg, div, subtract:

```
Selection of the control of the cont
```

In this screenshot, we have performed all arithmetic instructions. The first instruction add starts issuing at clock cycle 1 and starts execution at 2, ending at 3, and writing in clock cycle 4. The second instruction addi starts issuing at clock cycle 2, starts executing at clock cycle 5 handling the RAW hazard of r9 register to finish from instruction one, and ends executing at clock cycle 6, and writes in clock cycle 7. Third instruction neg starts issuing at clock cycle 5 and not 3 because it waited for a reservation station to become empty which is the first instruction's reservation station, starts executing at 8 to handle RAW hazard from instruction 2, and ends at clock cycle 9 and writes at clock cycle 10. Fourth instruction div starts issuing at clock cycle 6, starts executing at clock cycle 8 so that it handles RAW hazard of r12 waiting for writing stage of instruction 2, finish executing at clock cycle 15, and writes at clock cycle 16. The last instruction sub starts issuing at clock cycle 8 because it waited for a reservation station to become empty which is instruction 2, starts executing at clock cycle 9 and ends at 10, and then writes at clock cycle 11.

The total number of cycles to finish the program is 16 which is the greatest clock cycle achieved in the tomasulo table. Instructions per clock cycle was calculated by taking the number of clock cycle divided by 11, i.e. 5//16 = 0.3125 as shown. Branch misprediction is 0 due to no branch instructions added in this test case.

#### beq:

In this program we test the branch logic. The first instruction add is issued in clock cycle 1, starts executing at clock cycle 2, and finishes executing at clock cycle 3, and writes at clock cycle 4. The second instruction starts issuing at clock cycle 2, starts executing at clock cycle 5 because of RAW hazard of register r9 to finish in instruction 1, finishes executing at clock cycle 6, and writes at clock cycle 7. The third instruction branch which starts executing at 3 (has its own reservation station) starts and ends executing at clock cycle 4, and does not write at all, hence the write stage has a negative 1 indicating there is no write back stage. The branch jumps pc + 2 instructions which lands on div instruction. Div starts executing at clock cycle 4, starts executing at clock cycle 8 waiting for instruction 2 to finish with register r12 to handle RAW hazards; finished at clock cycle 15 which takes 8 clock cycles as shown, and writes in clock cycle 16. The next instruction addi which starts issuing at clock cycle 5, starts executing at clock cycle 6 and finishes clock cycle 7, and then writes at clock cycle 8. The last instruction starts issuing at clock cycle 8 and not 6 because it waits for an empty reservation station. It starts executing at clock cycle 17 because of RAW hazard from instruction div to finish writing to use register r13, and then finishes executing at clock cycle 18 and writes at clock cycle 19.

The number of total cycles was 19 which is the greatest cycle achieved in the table. The instruction per clock is the total number of instructions divided by 19, which is 8/19 = 0.42. The misprediction is counted as 1 which is the total not taken branches which is 1 divided by the total branch instructions which is also 1, hence the branch misprediction is 1.

#### Jalr+ ret:

```
marroiman@Omaro-Omaner-/Tomasuko

Tile 16ti Vere Sorth Termod Help

Tile 1
```

```
| Main and a second clock: 4 | Main and second clock: 5 | Main and second clock: 6 | Main and second clock: 6 | Main and second clock: 7 | Main and second clock: 8 | Main and second clock: 9 | Main and second clock: 10 | Main a
```

In this program we test the jalr and ret instructions. The first instruction is addi starts issuing at clock cycle 1, starts executing at clock cycle 2 and finishes at clock cycle 3, and then writes at clock cycle 4. The second instruction jalr jumps to the instruction add which is pc + 2. It starts issuing at clock cycle 2, starts and ends executing at clock cycle 3 and does not enter the write back stage as shown is indicated with -1. The add instruction starts issuing at clock cycle 3, starts executing at clock cycle 4 and ends at clock cycle 5, and writes at clock cycle 6. The next instruction addi starts at clock cycle 5

because it awaits for a free reservation station which finishes at clock cycle 4 of instruction 1. The next instruction addi starts issuing at clock cycle 7 because it awaits for a reservation station to be free which is instruction 3. It starts executing at clock cycle 9 because it awaits for a RAW hazard of register r0 from instruction 3, finishes at clock cycle 10 and writes at clock cycle 11 as shown. The next instruction ret starts issuing at clock cycle at 8, starts and ends executing at clock cycle 9 and does not write at all hence the write back stage is indicated with -1. After the ret instruction is executed it jumps to the address saved in r1 which is the instruction after jalr. The instructions are issued and executed with the clock cycles shown, and the last instruction is halted and issued at clock cycle 17 to wait for a free reservation station as shown in the screenshot.

The total number of cycles used in this program is the longest clock cycle which is 20. The instruction per clock is calculated by divining the number of instructions: 9 by 20, hence 9/20 = 0.45 as shown in the picture. The branch misprediction is 0 because there are no branch instructions in this test case.

## Load

```
def 2 163 30
def 2 2 3 16
dat 2 2 3 16
dat 2 2 0
dat 2 2 3 16
dat 2 2 0
dat 2 2 0
dat 2 2 18 5

full

// lead

// l
```

## Store

# Loop unrolling



This is a trial to run a loop, but it did not work properly.

# **Project Experience**

We think it was a fruitful experience, but the time was pretty short, as we were approaching the end of the semester. However, we learnt deeply about the Tomsula dynamic scheduling algorithm.