# SOC Design

## Lab4-2 Caravel FIR Report

## 21115793 ZHANG Mengmeng

• Design block diagram – datapath, control-path



The FIR accelerator adopts a co-processor model with tightly coupled firmware control.

#### Datapath:

Input Interface: AXI4-Stream for high-speed data ingestion.

Coefficient Storage: 12-bit addressable BRAM (Tap RAM) stores 11 filter coefficients.

Data Buffer: Circular buffer in BRAM (Data RAM) holds 11 historical input samples.

Compute Engine: Parallel MAC (Multiply-Accumulate) unit with 32-bit fixed-point

arithmetic.

Output Interface: AXI4-Stream for result streaming.

#### Control Path:

AXI4-Lite Control Registers: ap\_start, ap\_done, ap\_idle for firmware coordination. Wb State Machine:



• The interface protocol between firmware, user project and testbench



| Base Address | Offset      | Bit  | Description                                                          |
|--------------|-------------|------|----------------------------------------------------------------------|
| 0x3000_0000  | 0x00        | 0    | ap_start: set to 1 to start the FIR engine                           |
|              |             | 1    | ap_done: assert when FIR engine processes and transfers all the data |
|              |             | 2    | ap_idle: indicate whether FIR engine is actively processing data     |
|              |             | 3    | Reserved zero                                                        |
|              |             | 4    | FIR engine is ready to accept input x[n]                             |
|              |             | 5    | Output y[n] is ready to be read                                      |
|              | 0x10 - 0x13 | 31:0 | Data length                                                          |
|              | 0x40 - 0x7F | 31:0 | Tap coefficients                                                     |
|              | 0x80 - 0x83 | 31:0 | Input x[n]                                                           |
|              | 0x84 – 0x87 | 31:0 | Output y[n]                                                          |
| 0x3800_0000  |             |      | Execution memory that stores firmware code                           |

Firmware ↔ Hardware:

AXI4-Lite:

Tap BRAM

Control registers: start/done flags

AXI4-Stream:

Input: ss\_tvalid/ss\_tready handshake for data streaming.

Output: sm\_tvalid/sm\_tready handshake with sm\_tlast marking frame end.

User Project ↔ Testbench:

Data BRAM: Dual-port RAM for buffering input samples.

Tap BRAM: Stores filter coefficients (11-tap).

• Waveform and analysis of the hardware/software behavior.



The captured interface timing demonstrates that during a Wishbone read operation at address  $0x3000\_0000$ , the assertion of the ack signal occurs after address validation, the hardware's readiness to accept X[n] input data streams.



Following the configuration of the test length via a Wishbone write transaction to address 0x3000 0010.



Firmware Send a write command to the wishbone, and write the address 3800 0040.



Firmware Send a write command to wishbone, address 3000\_0080, indicating that X[n] is being transmitted.



Firmware Send a read command to wishbone, address 3000\_0084, indicating that Y[n] is being delivered.

• What is the FIR engine theoretical throughput, i.e. data rate? Actually measured throughput?

FIR engine theoretical throughput: 32 bits / 12 cycle = 1.6 bits/nsActually measured throughput: 600 \* 32 bits / 104846 cycle = 0.1824 bits/ns

• What is latency for firmware to feed data?



Latency for firmware: 5325 ns = 213 cycle

• What techniques used to improve the throughput?

Dual BRAM Ports: Use one BRAM buffer for computation while preloading the next input, enables simultaneous coefficient/data access to reduces idle cycles between samples.

Firmware Optimization:Minimize loop overhead (e.g., unroll loops for bulk data transfers). AXI Burst Transfers:Replace single-beat AXI transactions with burst mode to reduce

handshake overhead.

• Does bram12 give better performance, in what way?

If the data RAM is replaced with BRAM12, it may reduce latency and improve throughput. The key rationale lies in utilizing the additional space provided by BRAM12 as an input buffer. This allows overlapping computation and data transfer phases, thereby optimizing resource utilization. BRAM12 reserves a dedicated buffer region to preload the next input sample while the FIR engine processes the current input. This eliminates idle cycles between consecutive computations by hiding data transfer latency.

While the FIR engine calculates the output for the first input, the buffer preloads the second input. The waiting time for output handshakes is reused for processing subsequent inputs.

• Can you suggest other method to improve the performance?

Parallel MAC Units: Process multiple taps concurrently.

Pipelined FSM: Overlap computation and data ingestion.

AXI DMA: Offload data transfer from firmware.

### • Resource usage

Utilization report including FF, LUT and BRAM:

```
28 1. Slice Logic
29 -----
30
31 +
           Site Type
                            | Used | Fixed | Prohibited | Available | Util% |
33 +
34 | Slice LUTs*
                                                           53200
     LUT as Logic
LUT as Memory
35
                              375
                                        0
                                                           53200
                                                                  0.70
                                                                  0.37
       LUT as Distributed RAM |
LUT as Shift Register |
37
38
                              64 I
                                0
   Slice Registers
Register as Flip Flop
Register as Latch
39 |
40 |
                                                         106400
                               348
                                       0
                                                                   0.33
                              348
                                                                   0.33
41
                                                          106400
                                                                   0.00
    F7 Muxes
42 |
                                0
                                                          26600
                                                                  0.00
43 | F8 Muxes
                                                           13300
45 * Warning! The Final LUT count, after physical optimizations and full implementation,
69
70 +-----
       Site Type | Used | Fixed | Prohibited | Available | Util% |
71 |
72 +----
73 | Block RAM Tile
74 | RAMB36/FIFO*
                                                                  2.86
75 |
        RAMB36E1 only |
                           4
                                                          280
76 |
     RAMB18
                           0 |
                                   0 |
                                                0 1
                                                                 0.00
77 +--
81 3. DSP
82 -----
84 +-
        Site Type | Used | Fixed | Prohibited | Available | Util% |
85 |
86 +-----
            1
87 | DSPs
                           3 |
                                    0 | 0 |
                                                             220 | 1.36
88 | DSP48E1 only |
                           3 |
```

## •Timing report

```
241 | Clock Summary
242 i
243 -----
244
245 Clock
               Waveform(ns)
                                    Period(ns)
                                                      Frequency(MHz)
247 wb_clk_i {0.000 12.500}
                                   25.000
                                                     40.000
300 | Timing Details
301 | -----
305 -----
306 From Clock: wb_clk_i
307 To Clock: wb_clk_i
308
            Failing Endpoints, Worst SlackFailing Endpoints, Worst SlackFailing Endpoints, Worst Slack
309 Setup :
310 Hold :
311 PW :
                                                                 14.622ns, Total Violation
0.137ns, Total Violation
11.250ns, Total Violation
                                                                                                     0.000ns
                                                                                                     0.000ns
```

Timing slack is MET, no timing violation

## •Simulation log

```
ubuntu@ubuntu2004: ~/Lab/Lab4_caravel_fir/lab-caravel_fir/...
                                                              Q
data
              579 pass
             580 pass
data
             581 pass
data
data
             582 pass
data
             583 pass
             584 pass
data
data
             585 pass
data
             586 pass
             587 pass
data
data
             588 pass
             589 pass
data
data
             590 pass
data
             591 pass
data
             592 pass
data
             593 pass
data
             594 pass
data
             595 pass
data
             596 pass
             597 pass
data
             598 pass
599 pass
data
data
LA Test 2 passed, latency =
                                   35935
ubuntu@ubuntu2004:~/Lab/Lab4_caravel_fir/lab-caravel_fir/testbench/counter_la_fi
r$
```