# Binary Adders

ECE 2372 | Modern Digital System Design | Texas Tech University

# Lecture Overview

- Binary Addition
- Designing a 1-bit Binary Adder
- The Ripple-Carry Adder
- Implementation in Verilog HDL

Binary Adders | Modern Digital System Design

Binary addition works the same as decimal addition

147

+23

$$\begin{array}{r}
 1100 \\
 +1010 \\
 \hline
 10110
 \end{array}$$

$$\begin{array}{r}
 1100 \\
 +1010 \\
 \hline
 10110 \\
 \end{array}$$
 $\begin{array}{r}
 12 \\
 +?? \\
 \hline
 2?? \\
 \end{array}$ 

$$1100$$
  $12$   $+1010$   $+10$   $12$   $10110$   $??$ 

$$\begin{array}{r}
 1100 \\
 +1010 \\
 \hline
 10110 \\
 \end{array}$$
 $\begin{array}{r}
 12 \\
 +10 \\
 \hline
 \end{array}$ 

# What questions do you have about binary addition?

What is the result of the following binary addition operation?

A.011010

B.110001

C.11<u>0111</u>

D.111101

100110

+010111

What is the result of the following binary addition operation?

A. 011010

<del>B.110001</del>

C.110111

D.111101

100110

+010111

What is the result of the following binary addition operation?

A. 011010

<del>B.110001</del>

<del>C.110111</del>

D.111101

100110

+010111

What is the result of the following binary addition operation?

<del>A.011010</del>

<del>B.110001</del>

<del>C.110111</del>

D.111101

10

100110

+010111

What is the result of the following binary addition operation?

<del>A.011010</del>

<del>B.110001</del>

<del>C.110111</del>

D.111101

110

100110

+010111

What is the result of the following binary addition operation?

<del>A.011010</del>

<del>B.110001</del>

<del>C.110111</del>

D.111101

0110

100110

+010111

What is the result of the following binary addition operation?

A. 011010

<del>B.110001</del>

C.110111

D.111101

00110

100110

+010111

What is the result of the following binary addition operation?

A.011010

<del>B.110001</del>

C.110111

D.111101

000110

100110

+010111

Binary Adders | Modern Digital System Design

We will treat this problem like any other combination logic problem.

- 1. Derive the truth table.
- 2. Find the generalized minterm expansion
- 3. Populate a Karnaugh Map
- 4. Use the K-Map to get the optimized Boolean expression.
- 5. Draw the Logic Circuit

| А | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   |      |     |
| 0 | 0 | 1   |      |     |
| 0 | 1 | 0   |      |     |
| 0 | 1 | 1   |      |     |
| 1 | 0 | 0   |      |     |
| 1 | 0 | 1   |      |     |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| Α | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   |      |     |
| 0 | 1 | 0   |      |     |
| 0 | 1 | 1   |      |     |
| 1 | 0 | 0   |      |     |
| 1 | 0 | 1   |      |     |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| А | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   |      |     |
| 0 | 1 | 1   |      |     |
| 1 | 0 | 0   |      |     |
| 1 | 0 | 1   |      |     |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| Α | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   | 0    | 1   |
| 0 | 1 | 1   |      |     |
| 1 | 0 | 0   |      |     |
| 1 | 0 | 1   |      |     |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| А | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   | 0    | 1   |
| 0 | 1 | 1   | 1    | 0   |
| 1 | 0 | 0   |      |     |
| 1 | 0 | 1   |      |     |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| Α | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   | 0    | 1   |
| 0 | 1 | 1   | 1    | 0   |
| 1 | 0 | 0   | 0    | 1   |
| 1 | 0 | 1   |      |     |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| Α | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   | 0    | 1   |
| 0 | 1 | 1   | 1    | 0   |
| 1 | 0 | 0   | 0    | 1   |
| 1 | 0 | 1   | 1    | 0   |
| 1 | 1 | 0   |      |     |
| 1 | 1 | 1   |      |     |

| Α | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   | 0    | 1   |
| 0 | 1 | 1   | 1    | 0   |
| 1 | 0 | 0   | 0    | 1   |
| 1 | 0 | 1   | 1    | 0   |
| 1 | 1 | 0   | 1    | 0   |
| 1 | 1 | 1   |      |     |

#### 1. Derive the Truth Table

| Α | В | Cin | Cout | Sum |
|---|---|-----|------|-----|
| 0 | 0 | 0   | 0    | 0   |
| 0 | 0 | 1   | 0    | 1   |
| 0 | 1 | 0   | 0    | 1   |
| 0 | 1 | 1   | 1    | 0   |
| 1 | 0 | 0   | 0    | 1   |
| 1 | 0 | 1   | 1    | 0   |
| 1 | 1 | 0   | 1    | 0   |
| 1 | 1 | 1   | 1    | 1   |

#### 2. Find the generalized minterm expansion

| Cout | Sum |  |
|------|-----|--|
| 0    | 0   |  |
| 0    | 1   |  |
| 0    | 1   |  |
| 1    | 0   |  |
| 0    | 1   |  |
| 1    | 0   |  |
| 1    | 0   |  |
| 1    | 1   |  |

#### 2. Find the generalized minterm expansion

| Cout | Sum |
|------|-----|
| 0    | 0   |
| 0    | 1   |
| 0    | 1   |
| 1    | 0   |
| 0    | 1   |
| 1    | 0   |
| 1    | 0   |
| 1    | 1   |

$$C_{out}(A, B, C_{in}) = \sum_{m} (3, 5, 6, 7)$$

#### 2. Find the generalized minterm expansion

| Cout | Sum |
|------|-----|
| 0    | 0   |
| 0    | 1   |
| 0    | 1   |
| 1    | 0   |
| 0    | 1   |
| 1    | 0   |
| 1    | 0   |
| 1    | 1   |

$$C_{out}(A, B, C_{in}) = \sum_{m} (3, 5, 6, 7)$$

$$Sum(A, B, C_{in}) = \sum_{m} (1, 2, 4, 7)$$

3. Populate the Karnaugh Map

$$C_{out}(A, B, C_{in}) = \sum_{m} (3, 5, 6, 7)$$



$$C_{out}(A, B, C_{in}) = \sum_{m} (3, 5, 6, 7)$$



3. Populate the Karnaugh Map

$$Sum(A, B, C_{in}) = \sum_{m} (1, 2, 4, 7)$$



3. Populate the Karnaugh Map

$$Sum(A, B, C_{in}) = \sum_{m} (1, 2, 4, 7)$$



$$C_{out} = AC_{in}$$



$$C_{out} = AC_{in} + BC_{in}$$



$$C_{out} = AC_{in} + BC_{in} + AB$$



$$Sum(A, B, C_{in}) = AB'C'_{in}$$



$$Sum(A, B, C_{in}) = AB'C'_{in} + A'B'C_{in}$$



$$Sum(A, B, C_{in}) = AB'C'_{in} + A'B'C_{in}$$



$$Sum(A, B, C_{in}) = AB'C'_{in} + A'B'C_{in} + ABC_{in}$$



$$Sum(A, B, C_{in}) = AB'C'_{in} + A'B'C_{in} + A'BC'_{in} + A'BC'_{in}$$



$$Sum(A, B, C_{in}) = AB'C'_{in} + A'B'C_{in} + ABC_{in} + A'BC'_{in}$$

$$Sum(A, B, C_{in}) = AB'C' + A'B'C + ABC + A'BC'$$

$$Sum(A, B, C_{in}) = AB'C' + A'BC' + A'B'C + ABC$$

$$Sum(A, B, C_{in}) = AB'C' + A'B'C + ABC + A'BC'$$

$$Sum(A, B, C_{in}) = AB'C' + A'BC' + A'B'C + ABC$$

$$Sum(A,B,C_{in}) = C'(AB' + A'B) + C(A'B' + AB)$$

$$Sum(A, B, C_{in}) = AB'C' + A'B'C + ABC + A'BC'$$

$$Sum(A, B, C_{in}) = AB'C' + A'BC' + A'B'C + ABC$$

$$Sum(A, B, C_{in}) = C'(AB' + A'B) + C(A'B' + AB)$$

$$Sum(A, B, C_{in}) = C'(A \oplus B) + C(A \oplus B)'$$

$$Sum(A, B, C_{in}) = AB'C' + A'B'C + ABC + A'BC'$$

$$Sum(A, B, C_{in}) = AB'C' + A'BC' + A'B'C + ABC$$

$$Sum(A, B, C_{in}) = C'(AB' + A'B) + C(A'B' + AB)$$

$$Sum(A, B, C_{in}) = C'(A \oplus B) + C(A \oplus B)'$$

$$Sum(A, B, C_{in}) = C \oplus (A \oplus B) = A \oplus B \oplus C$$

$$Sum(A, B, C_{in}) = A \oplus B \oplus C$$

$$C_{out} = AC_{in} + BC_{in} + AB$$

5. Draw the Logic Circuit.

$$Sum(A, B, C_{in}) = A \oplus B \oplus C$$
  $C_{out} = AC_{in} + BC_{in} + AB$ 



What questions do you have about designing the 1-bit adder?

What is the result of  $1 \oplus 1 \oplus 1$ ?

A. 1

B. 0

What is the result of  $1 \oplus 1 \oplus 1$ ?

A. 1

B. 0

What is the result of  $1 \oplus 1 \oplus 1$ ?

A. 1

B. 0

 $1 \oplus 1 \oplus 1$ 

What is the result of  $1 \oplus 1 \oplus 1$ ?

A. 1

B. 0

 $1 \oplus 1 \oplus 1$ 

 $1 \oplus (1 \oplus 1)$ 

What is the result of  $1 \oplus 1 \oplus 1$ ?

A. 1

B. 0

 $1 \oplus 1 \oplus 1$ 

 $1 \oplus (1 \oplus 1)$ 

 $1 \oplus 0$ 

What is the result of  $1 \oplus 1 \oplus 1$ ?

A. 1

B. 0

 $1 \oplus 1 \oplus 1$ 

 $1 \oplus (1 \oplus 1)$ 

 $1 \oplus 0$ 

1

Binary Adders | Modern Digital System Design

We can implement an N-bit adder by using an iterative design.

Use our 1-bit adder N-times.





# What questions do you have about the Ripple-Carry Adder?

#### Exam Question | The Ripple-Carry Adder

How many wires will be required to implement a 4-bit ripple-carry adder in Verilog HDL?

- A. 4
- B. 3
- C. 1
- D. 0

## Exam Question | The Ripple-Carry Adder

How many wires will be required to implement a 4-bit ripple-carry adder in Verilog HDL?

A. 4

B. 3

<del>C. 1</del>

<del>D.</del> 0

## Exam Question | The Ripple-Carry Adder

How many wires will be required to implement a 4-bit ripple-carry adder in Verilog HDL?



There is always 1 fewer connection between adders than the number of adders.

# Implementation in Verilog HDL

Binary Adders | Modern Digital System Design

## Implementation in Verilog HDL

Let's implement an 8-bit ripple-carry adder.

```
9 module adder(A, B, Cin, Cout, Sum);
10  // ...
11 endmodule
```

```
11  // DATA INPUTS
12  input A, B, Cin;
13
14  // DATA OUTPUTS
15  output Cout, Sum;
```

```
17  // LOGIC CIRCUIT
18  assign Cout = A & Cin | B & Cin | A & B;
19  assign Sum = A ^ B ^ Cin;
```

```
17  // LOGIC CIRCUIT
18  assign Cout = A & Cin | B & Cin | A & B;
19  assign Sum = A ^ B ^ Cin;
```

```
module adder(A, B, Cin, Cout, Sum);
adder.v
                10
                11
                        // DATA INPUTS
                        input A, B, Cin;
                12
                13
                14
                        // DATA OUTPUTS
                        output Cout, Sum;
                15
                16
                        // LOGIC CIRCUIT
                17
                        assign Cout = A & Cin | B & Cin | A & B;
                 18
                        assign Sum = A ^ B ^ Cin;
                19
                 20
                 21
                    endmodule
```

### adder test.v

# Begin testbench for adder.v A + B + Cin = Cout Sum

\_\_\_\_\_\_

$$0 + 0 + 0 = 00$$
  
 $0 + 0 + 1 = 01$   
 $0 + 1 + 0 = 01$   
 $0 + 1 + 1 = 10$   
 $1 + 0 + 0 = 01$   
 $1 + 0 + 1 = 10$   
 $1 + 1 + 0 = 10$   
 $1 + 1 + 1 = 11$   
End of Test.

ripple adder.v

8 include "adder.v"

```
ripple_adder.v
```

```
8 module ripple_adder(A, B, Sum);
9    // ...
10 endmodule
```

```
ripple_adder.v
```

```
10  // DATA INPUTS
11  input [7:0] A, B;
12
13  // DATA OUTPUTS
14  output [7:0] Sum;
```

```
ripple adder.v
```

```
16  // Wires
17  wire [6:0] carry;
```

## ripple adder.v

```
21  // LOGIC IMPLEMENTATION
22  adder U0(.A(A[0]), .B(B[0]), .Cin(1'b0), .Cout(carry[0]), .Sum(Sum[0]));
23  adder U1(.A(A[1]), .B(B[1]), .Cin(carry[0]), .Cout(carry[1]), .Sum(Sum[1]));
24  adder U2(.A(A[2]), .B(B[2]), .Cin(carry[1]), .Cout(carry[2]), .Sum(Sum[2]));
25  adder U3(.A(A[3]), .B(B[3]), .Cin(carry[2]), .Cout(carry[3]), .Sum(Sum[3]));
26  adder U4(.A(A[4]), .B(B[4]), .Cin(carry[3]), .Cout(carry[4]), .Sum(Sum[4]));
27  adder U5(.A(A[5]), .B(B[5]), .Cin(carry[4]), .Cout(carry[5]), .Sum(Sum[5]));
28  adder U6(.A(A[6]), .B(B[6]), .Cin(carry[5]), .Cout(carry[6]), .Sum(Sum[6]));
29  adder U7(.A(A[7]), .B(B[7]), .Cin(carry[6]), .Cout( ), .Sum(Sum[7]));
```

ripple\_adder\_test.v

$$3 + 223 = 226$$

$$3 + 224 = 227$$

$$3 + 225 = 228$$

$$3 + 226 = 229$$

$$3 + 227 = 230$$

$$3 + 228 = 231$$

$$3 + 229 = 232$$

$$3 + 230 = 233$$

# What questions do you have about the implementation in Verilog?

How many test cases are required to exhaustively test a 4-bit ripple-carry adder?

- A. 16
- B. 32
- C. 64
- D. 256

How many test cases are required to exhaustively test a 4-bit ripple-carry adder?

A. 16

B. 32

<del>C. 64</del>

D. 256

How many test cases are required to exhaustively test a 4-bit ripple-carry adder?

A. 16

B. 32

<del>C.</del> 64

D. 256

```
12 // DATA INPUTS
```

13 input [3:0] A, B;

Two, 4-bit inputs -> 8 total inputs.

How many test cases are required to exhaustively test a 4-bit ripple-carry adder?

A. 16

B. 32

<del>C.</del> 64

D. 256

12 // DATA INPUTS

13 input [3:0] A, B;

Two, 4-bit inputs -> 8 total inputs.

 $Test \ Cases = 2^N = 2^8 = 256$ 

# Lecture Recap

- Binary Addition
- Designing a 1-bit Binary Adder
- The Ripple-Carry Adder
- Implementation in Verilog HDL

# Binary Adders

ECE 2372 | Modern Digital System Design | Texas Tech University