

# **APB UART IP**



Submitted by: Naira Ahmed Ali

Under Supervision of: Eng. Mohammed Salah

#### 1. Introduction

The UART project focuses on designing and implementing a serial communication module for digital systems.

UART converts parallel data into serial data and vice versa, enabling communication between microcontrollers, FPGAs, or computers.

The main objectives of this project are:

- Implement a transmitter and receiver module.
- Verify correct data transmission and reception.
- Detect errors like framing errors.

# 2. Design Analysis

The UART system consists of two main modules:

#### Transmitter:

- Accepts parallel input data.
- Adds Start bit and Stop bit.
- Converts data to serial output.
- Uses Baud Rate Generator to control transmission speed.

#### Receiver:

- Reads serial data.
- Detects start and stop bits.
- Converts data to parallel output.
- Includes error detection logic for framing errors.

# 3. State Diagrams

### Receiver FSM:

- Idle  $\rightarrow$  Start  $\rightarrow$  Data  $\rightarrow$  Done/Error  $\rightarrow$  Idle



## 4. Design Decisions

- FSM approach used for both APB and receiver for simplicity and reliability.
- Clock frequency chosen based on project specifications.
- Parallel-to-serial and serial-to-parallel conversion implemented to follow standard UART protocol.
- Error detection implemented at the receiver to ensure robust communication.

## 5. Verification Strategy

- Testbench created to simulate multiple data transmissions.
- Signals monitored: TX, RX, done, err.
- Scenarios tested:
- 1. Normal data transmission (no errors).
- 2. Intentional errors to verify error detection.

#### 6. Simulation Results

- Transmitter and receiver verified to operate correctly.
- Waveforms demonstrate:
- Timing of TX and RX signals.
- Proper start and stop bit detection.
- Error detection signals when data is invalid.

```
$display("Checking the states of the UART from PRDATA");
$display("tx_busy = %0b, tx_done = %0b", PRDATA[0], PRDATA[1]);
$display("rx_busy = %0b, rx_done = %0b, rx_error = %0b", PRDATA[2], PRDATA[3], PRDATA[4]);
```

```
VSIM 4> run -all 4 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 6 FX is -9 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the states of the UART from PRDATA 5 Checking the States of the UART from PRDATA 6 Checking the UART from PRDATA 6 Checking
```





# 7. Conclusion

- The UART design is functional, reliable, and ready for use in digital communication systems.
- Testbench verification confirms proper operation under normal and error conditions.
- Design approach using FSM ensures scalable and maintainable implementation.