# ELEC 522, Advanced VLSI Rice University, Fall 2022 Project 2 Report

Name: Yufei Gu

NetID: yg77

29 September 2022

# 1. Description of your design approach for both matrix – matrix multiplication and matrix – vector multiplication modes

The overview of my design is shown as Figure 1.



Figure 1

The green blockes are from workspace blocks.

- 1) The first one is to switch modes between matrix-matrix mode and matrix-vector mode, using one bit for control.
- 2) The second one is a signal to enable the result output of each computation unit.
- 3) The third one is matrix A input, it can continuously input matrices.
- 4) The fourth one is matrix B input, it can continuously input matrices as well.

The purple block is to worksapce block which is used to output result.

The blue block is a matrix calculation block, which consists of 16 identical computing units.

In one cycle, it can do two 4 by 4 matrix multiplication or one 4 by 4 matrix and one 4 by 1 vector multiplication, and all elements are 16 bits. The whole design uses 128 pins for data input, 64 for data output and 2 for control signals, 194 pins in Total.



Figure 2

Each uint has 4 input ports and 4 outport ports, as shown in the Figure 2.

- 1) row input will be delayed by one cycle and then output to the next right uint.
- 2) col\_input will be delayed by one cycle and then output to the next unit below.
- 3) output\_enable will be delayed by one cycle and then output to the next right uint because the next block on the right will get the result one clock later than this block.
- 4) When output enable is valid, the unit will merge the result to results sequences for output.

At the top left of the overall block diagram, there is a matrix\_vector\_switch control signal to switch between matrix-matrix mode and matrix-vector mode. Set its value to 0, it is matrix-matrix mode; set its value to 1, it is matrix-vector mode. As shown in the Figure 3.



Figure 3

#### **❖** matrix – matrix multiplication

At In this mode, since the matrix\_vector\_switch is 0, the AND gate output is always 0. Therefore, the output enables of the four mode switches are also always 0. As shown in the Figure 4.



Figure 4

Inside each mode\_switch, since the en port of the delay block is always 0, the output res\_out is equal to result in. As shown in the Figure 5.



Figure 5

Therefore, in matrix-matrix mode, the mode\_switch module does nothing and directly connects res\_in to res\_out.

## \* matrix – vector multiplication

At In this mode, since the matrix\_vector\_switch is 1, the AND gate output is the same as the output enable. Its waveform is shown in the Figure 6.



Figure 6

The waveform of each endpoint in mode\_switch is shown in the Figure 7, all data entering from res\_in will be kept on the bus for 3 clock cycle. Thus, the output clock frequency of matrix-vector mode is one-fourth of that of matrix-matrix mode.





Figure 7

## 2. Tradeoff on input and output architecture

The data flow diagram of my design is as shown in Figure 8, it uses 8 16-bit Gateway In, 4 16-bit Gateway Out for data flow. Plus two Boolean control signals, it occupies a total of 194 pins.



Figure 8

In my previous design as shown in Figure 9, I added a Gateway Out to each multiplication unit, so I needed 8 16-bit Gateway In, 16 16-bit Gateway Out. With two control signals, a total of 386 pins are occupied. It exceeds the number of pins available.



These two different designs are only different in pin occupancy, and are exactly the same in timing and data throughput. Therefore, in order to save the number of pins, I use a solution that occupies a small number of pins.

#### 3. Screen shots of model composer files

Overview of Project2.slx



Figure 10

View of computation\_block



Figure 11

View of mode\_switch block



Figure 12

View of mult\_unit block



Figure 13

## 4. Screen shots of simulation results

# \* matrix – matrix mode test results



Figure 14

```
Matrix A4:
Matrix A3:
                                                                  2 3 4 5
3 4 5 6
4 5 6 7
  1 2 3 4
2 3 4 5
                                                                   5
                                                                       6
                                                                                8
                                                                Matrix B4:
Matrix B3:
                                                                  2 3 4 3 4 5
                                                                                5
6
7
  1 7 3 4
1 0 4 1
                                                                          6
7
   1 0 1
  1 3 1 9
                                                                Software Simulation result of A4*B4:
Software Simulation result of A3*B3:
                                                                  54 68 82 96
68 86 104 122
  10 19 18 42
14 29 27 56
  18 39 36 70
22 49 45 84
                                                                  82 104 126 148
96 122 148 174
Correct result of A3*B3:
                                                                Correct result of A4*B4:
 10 19 18 42
14 29 27 56
18 39 36 70
22 49 45 84
                                                                  54 68 82 96
                                                                  68 86 104 122
                                                                  82 104 126 148
                                                                  96 122 148 174
Software Simulation result equals Correct result ,PASSED! Software Simulation result equals Correct result ,PASSED!
```

Figure 15

#### \* matrix – vector mode test results



Figure 16

```
Command Window
                                                            Matrix A4:
                                                                          5
6
7
  Matrix A3:
                                                              2 3 4
    1 2 3
2 3 4
3 4 5
                                                                4 5
5 6
               4
5
                                                              3
                                                              4
                                                              5
                                                                 6
                                                                          8
    4
            6
                                                           Vector B4:
  Vector B3:
                                                             12
                                                             34
    5
                                                              2
7
    11
                                                           Software Simulation result of A4*B4:
  Software Simulation result of A3*B3:
                                                            169
    69
                                                             224
                                                             279
   117
                                                             334
   141
                                                           Correct result of A4*B4:
 Correct result of A3*B3:
                                                             169
    69
                                                             224
    93
                                                             279
   117
                                                             334
   141
                                                           Software Simulation result equals Correct result ,PASSED!
 Software Simulation result equals Correct result ,PASSED!
```

Figure 17

#### 5. Screen shots of hardware co-simulation results

The overall block diagram is shown in the Figure 18.



Figure 18

#### \* matrix – matrix mode test results



Figure 19

#### **❖** matrix – vector mode test results



Figure 20

#### 6. Resource utilization

The entire design uses 16 DSPs, 2413 LuTs, 3187 Registers. In the design, since multiplexers and accumulators are not used, and only adder delays are used to complete the functions of accumulation and data selection, a large number of LuTs and registers are required.



Figure 21

#### 7. Timing information from the testing phase

In my original design, I set the lantency of all mults to 0, as shown in Figure 22.



Figure 22

The data input and output timing is shown in the Figure 23. In this figure, the first row is the clock sequence, the second row is the input matrix sequence, and the third row is the output matrix sequence. It has the following properties:

- 1) The output of the matrix multiplication result lags its input by three clock cycles.
- 2) Matrix pairs can be entered continuously without waiting time.
- 3) The multiplication result can be output continuously without waiting time as well.
- 4) It can run at a clock frequency of 90.1Mhz (Period is 11ns).



Figure 23

In my final design, I set the latency of all mults to 4.

The data input and output timing is shown in the Figure 24. In this figure, the first row is the clock sequence, the second row is the input matrix sequence, and the third row is the output matrix sequence. It has the following properties:

- 1) The output of the matrix multiplication result lags its input by seven clock cycles.
- 2) Matrix pairs can be entered continuously without waiting time.
- 3) The multiplication result can be output continuously without waiting time as well.
- 4) It can run at a clock frequency of 125Mhz (Period is 8ns).



Figure 24

The final design passes timing analysis when the FPGA clock period is set to 8ns. As shown in Figure 25 and Figure 26.



Figure 25



Figure 26

The final design does not pass timing analysis when the FPGA clock period is set to 7ns. As shown in Figure 27.



Figure 27

# 8. Description of scalability of design and the ability to pipeline a series of matrix multiplications on your array and the latency and delay characteristics.

More dimensional matrix calculations can be achieved by adding input row and column ports and output ports. Take the extension to five-by-five matrix multiplication as an example. The steps are as follows.

1) Add 1 row and 1 column of multiplication units and a mode switch block to the four-by-four matrix calculation unit, and connect them to the newly added Gateway In and Gateway Out ports, as shown in the Figure 28 and Figure 29. (to be extended to n dimensions, add n-4 columns and n-4 rows)



Figure 28



Figure 29

2) In each mult\_unit block, add a delay block and an adder block, and connect as shown below (to be extended to n dimensions, add n delays and n adders).



Figure 30

1) Change the latency of all 16 mults to 5 (to be extended to n dimensions, change the latency to n).



Figure 31

2) Increase the period of output\_enable to 5 (n if to be extended to n dimensions). The waveform of output enable after the change is shown in the Figure 32.



Figure 32

3) Partial test results of the five-by-five matrix multiplication calculation block.

```
Matrix A1:
                                        5
6
7
                                5
                                6
                                        8
       5
                                        9
Matrix B1:
                                     of A1*B1:
Software Simulation result
                      72
97
            129
                             121
151
     95
            163
197
                    122
147
                                     120
    113
Correct result of A1*B1:
                    72
97
122
147
     59
77
95
                             121
151
                                     94
120
            129
            163
            197
                                     146
    113
                             181
```

Software Simulation result equals Correct result ,PASSED!

- 4) Latency and delay characteristics
  - a) The output of the matrix multiplication result lags its input by nine clock cycles.
  - b) Each matrix input and output took 9 clock cycles.
  - c) Matrix pairs can be entered continuously without waiting time.
  - d) The multiplication result can be output continuously without waiting time as well.
  - e) The pipeline of five-by-five matrix multiplication is shown as below.



Figure 33

In a similar way, this matrix multiplier can be extended to more dimensions. If extended to an n-dimensional matrix multiplier, the input and output of the matrix takes 2\*n-1 cycles, and the output of the matrix multiplication result lags its input by 2\*n-1clock cycles.

#### 9. Description of testing methodology

Here are all the files in the Project02 directory.



Figure 34

- 1) load matrix.m is used to load test parameters, matrices and vector data.
- 2) result\_display.m is used to display the simulation results and judge whether the simulation results are correct.
- 3) result\_display\_cosim.m is used to display the hardware co-simulation results and judge whether the simulation results are correct.
- 4) mult16.slx is the design file used for simulation.
- 5) mult16 cosim.slx is the design file used for hardware co-simulation.

#### **❖** Software Simulation steps

1) Open Vitis Model Composer and change the working directory to the directory of Project02.



Figure 35

2) Run load matrices.m.

```
Vitis Model Composer: Block Reference User Guide Tutorial Examples

Provide feedback for Vitis Model Composer.

Al Engine development is not supported on windows.

>> load_matrices

fx >>
```

Figure 36

Matrix-matrix mode is default because mode flag is set to 0.

```
2 % Set matrix vector_switch
3 - mode_flag = 0;
4 % 0 : matrix-matrix mode
5 % 1 : matrix-vector mode
6
7 % Definition of matrix A1 and B1
```

Figure 37

In this mode, matrices are multiplied two by two.

```
% Definition of matrix A1 and B1
9 -
         matrix A(:,:,1) = [1 2 3 4; 2 3 4 5; 3 4 5 6; 4 5 6 7];
10
         % matrix B1 =
                                                                               A1*B1
         matrix_B(:,:,1) = [1 \ 2 \ 2 \ 0; \ 1 \ 0 \ 0 \ 0; \ 1 \ 0 \ 0; \ 1 \ 0 \ 0]; -
11 -
12 -
         vector_B(:,1) = [1 \ 2 \ 5 \ 8]';
13
14
         \% Definition of matrix A2 and B2
15
         % matrix A2 =
         matrix_A(:,:,2) = [1 2 3 4; 2 3 4 5; 3 4 5 6; 4 5 6 7];
                                                                                A2*B2
16 -
         % matrix B2 =
17
         matrix_B(:,:,2) = [2 3 4 5; 3 4 5 6; 4 5 6 7;5 6 7 8];
18 -
19 -
         vector_B(:,2) = [9 2 7 8]';
```

Figure 38

3) Open mult16.slx, set the simulation time to 40, and click Run.



Figure 39

4) Run result display.m, the result will be displayed in the Command Window. Here is the result.

```
Matrix A1:
Matrix B1:
                     0 0
             0
      1
Software Simulation result of A1*B1:
Correct result of A1*B1:
Software Simulation result equals Correct result , PASSED!
Matrix A2:
Matrix B2:
Software Simulation result of A2*B2:
          86 104
104 126
Correct result of A2*B2:
          50 60
68
     40
         68 82 96
86 104 122
104 126 148
Software Simulation result equals Correct result , PASSED!
Matrix B3: 7
Software Simulation result of A3*B3:
    10    19    18    42
    14    29    27    56
    18    39    36    70
    22    49    45    84
Correct result of A3*B3:
            39
49
                  36
45
Software Simulation result equals Correct result , PASSED!
```

5) Modify the variable mode\_flag in load\_martices to 1, changing the setting to matrix-vector mode. Then rerun load\_matrices.m and mult16.slx simulations. In this mode, matrix A is multiplied by vector B. As shown in Figure 40.

```
% Definition of matrix A1 and B1
        % matrix A1 =
9 -
        matrix_A(:,:,1) = [1 2 3 4; 2 3 4 5; 3 4 5 6; 4 5 6 7]; -
                                                                            A1*B1
10
        % matrix B1 =
        matrix_B(;,;,1) = [1 2 2 0; 1 0 0 0; 1 0 0 0; <u>1 0 0 0</u>]
11 -
12 -
        vector_B(:,1) = [1 2 5 8]'; -
        % Definition of matrix A2 and B2
14
15
        % matrix A2 =
        matrix_A(:,:,2) = [1 2 3 4; 2 3 4 5; 3 4 5 6; 4 5 6 7]; —
                                                                             A2*B2
16 -
17
        % matrix B2 =
        matrix B(:,:,2) = [2 3 4 5; 3 4 5 6; 4 5 6 7;5 6 7 6]
        vector_B(:,2) = [9 2 7 8]';___
19 -
```

Figure 40

6) Rerun result\_display.m, the result will be displayed in the Command Window. Here is the result.

Matrix Al:

```
Software Simulation result of A3*B3:

69
93
117
141

Correct result of A3*B3:

69
93
117
141

Software Simulation result equals Correct result ,PASSED!

Matrix A4:
2 3 4 5 6
4 5 6 7 8

Vector B4:
12
34
27

Software Simulation result of A4*B4:
169
224
279
334

Correct result of A4*B4:
169
224
279
334

Software Simulation result equals Correct result ,PASSED!
```

#### **❖** Hardware Cosimulation steps

1) Open Vitis Model Composer and change the working directory to the directory of Project02.



Figure 41

2) Run load matrices.m.

```
Vitis Model Composer: Block Reference User Guide Tutorial Examples
Provide feedback for Vitis Model Composer.

Al Engine development is not supported on windows.

>> load_matrices

fx >>
```

Figure 42

Matrix-matrix mode is default because mode flag is set to 0.

```
2 % Set matrix vector_switch
3 - mode_flag = 0;
4 % 0 : matrix-matrix mode
5 % 1 : matrix-vector mode
6
7 % Definition of matrix A1 and B1
```

In this mode, matrices are multiplied two by two.

```
% Definition of matrix A1 and B1
         % matrix A1 =
9 -
         matrix A(:,:,1) = [1 2 3 4; 2 3 4 5; 3 4 5 6; 4 5 6 7];
                                                                            A1*B1
10
         % matrix B1 =
        matrix_B(:,:,1) = [1 2 2 0; 1 0 0 0; 1 0 0 0; 1 0 0 0]; -
11 -
         vector_B(:,1) = [1 2 5 8]';
12 -
13
14
         \% Definition of matrix A2 and B2
15
         % matrix A2 =
        matrix_A(:,:,2) = [1 2 3 4; 2 3 4 5; 3 4 5 6; 4 5 6 7];
                                                                            A2*B2
16 -
17
         % matrix B2 =
        matrix_B(:,:,2) = [2 3 4 5; 3 4 5 6; 4 5 6 7;5 6 7 8];
18 -
19 -
        vector_B(:,2) = [9 2 7 8]';
```

Figure 43

3) Open mult16\_cosim.slx, set the simulation time to 40, and click Run.



Figure 44



Figure 45

4) Run result display.m, the result will be displayed in the Command Window. Here is the result.

```
Hardware Co-Simulation result equals Correct result , PASSED!
Matrix B2:
Hardware Co-Simulation result of A2*B2:
Correct result of A2*B2:
Hardware Co-Simulation result equals Correct result , PASSED!
Matrix A3:
Matrix B3:
Hardware Co-Simulation result of A3*B3:
    10    19    18    42
    14    29    27    56
    18    39    36    70
    22    49    45    84
Correct result of A3*B3:
Hardware Co-Simulation result equals Correct result , PASSED!
Matrix B4:
Hardware Co-Simulation result equals Correct result , PASSED!
```

- 5) Modify the variable mode\_flag in load\_martices to 1, changing the setting to matrix-vector mode. Then rerun load\_matrices.m and mult16.slx simulations. In this mode, matrix A is multiplied by vector B.
- 6) Rerun result display.m, the result will be displayed in the Command Window. Here is the result.

```
Hardware Co-Simulation result of A2*B2:
Correct result of A2*B2:
Hardware Co-Simulation result equals Correct result , PASSED!
Vector B3:
Hardware Co-Simulation result of A3*B3:
Correct result of A3*B3:
Hardware Co-Simulation result equals Correct result , PASSED!
Matrix A4:
2 3
3 4
4 5
5 6
Vector B4:
Hardware Co-Simulation result of A4*B4: 169 224 279 334
Correct result of A4*B4:
{\tt Hardware\ Co-Simulation\ result\ equals\ Correct\ result\ , {\tt PASSED!}}
```