### PIC 18F452 Architecture

55:036 Embedded Systems and System Software

### Harvard Architecture

- The PIC Processor has a *Harvard* architecture –i.e. separate instruction memory and data memory.
- For the 18F452:
  - 32KByte Program Memory on chip, (Flash)
  - 1792 bytes of Data Memory on chip
    1536 bytes of static RAM

    - · 256 bytes of EEPROM
- Data RAM serves the role of registers and main memory
  - i.e. there is no distinction between data accesses to registers and memory
  - Can think of the processor as having lots of registers and no additional data memory



# **PIC Program Memory**

- $2^{15} = 32K = 32768$  program memory locations (bytes).
- Most PIC instructions occupy two bytes (a few occupy 4 bytes)
- CPR can read two bytes at a time from Program memory
- This is non-volatile *flash* memory in the 18F452.
  - Can be read (in 8 or 16 bit units) at processor speed
  - Limited write/erase ability

### PIC (RAM) Data Memory

- 12 data address bits allow for  $2^{12} = 4K = 4096$  data memory locations (bytes).
  - PIC 18F452 implements only 1536 bytes of data memory
- This is volatile *static RAM* memory which can both be read and written.
- The non-volatile EEPROM data memory is accessed via a separate mechanism.
  - EEPROM can be read at near processor speed
  - Can be written to in byte units
  - Write times are MUCH slower (measured in msec)

### PIC Two-Stage Pipeline

- The two stages of the PIC pipeline run simultaneously to improve speed.
- The *instruction fetch* stage gets the next instruction machine code from program memory.
- The *execution* stage does whatever the machine code calls for.



# Standard Pipeline Operation Cycle: 1 2 3 fetch n fetch n+1 fetch n+2 exec. n-1 exec. n exec. n+1 Note: Net instruction "throughput of 1 instr./cycle

### **Standard Pipeline Operation**

Note: these are Instruction Cycles (= 4 clock cycles)

 Cycle:
 1
 2
 3

 fetch n
 fetch n+1
 fetch n+2

 exec. n-1
 exec. n
 exec. n+1

Note: Net instruction "throughput of 1 instr./cycle

### **Two-Word Instructions**

- Most PIC instructions have a one-word (16-bit) machine code.
- A few PIC instructions have a two-word (32-bit) machine code.
- Two-word instructions require two fetches from two consecutive addresses.
- Two-word instructions therefore always require two instruction clocks to process.

# Pipeline operation if Instruction n requires two words

 Cycle
 1
 2
 3
 4

 fetch n
 fetch n (word 1)
 fetch n+1
 fetch n+2

 exec. n-1
 exec. n
 exec. n+1

Note: Each two word instruction "costs" one extra cycle

# **Branch Instruction Timing**

- Branch instructions are those that change the program counter (PC).
- Since the fetch stage incorrectly gets the machine code for the next sequential instruction when branching, this machine code must be dumped.
- This dumping results in <u>taken</u> branches (including unconditional branches) requiring two instruction clocks to process.
- Branches that are not taken require only one machine cycle.

### Pipeline operation if Instruction n is a "taken" branch instruction 2 1 3 fetch n fetch n+1 fetch bt fetch bt+1 (dumped) exec. n-1 exec. bt exec n bt = branch target address

Note: Each "taken" branch instruction "costs" one extra cycle



### **Instruction Format**

- Most PIC instructions employ a one operand format
  - Like an "accumulator" architecture
- There is a special "working register" WREG (or just W) that is used as the second operand for many instructions that require two operands.
  - Unlike a traditional accumulator architecture, the WREG is not necessarily the default destination operand



## **Data Addressing Modes**

- *Literal* (immediate) addressing: The data is contained in the machine code instruction.
- *Direct* addressing: The address of the data is contained in the machine code instruction.
- *Indirect* addressing: The address of the data is contained in a special indirect addressing register.

# Literal Addressing

- Instructions using a literal (immediate) value mostly operate on the WREG for the second operand.
- Since the 8-bit literal value is part of the machine code there is no room to also have an 8-bit register number.
- Example: addlw 7 ; WREG←WREG+7

### Instruction Format--Literal Addressing

### 

# Direct Addressing of Data Memory (Registers)

- Data memory addresses are 12 bits
- Instructions only have room for 8 bit addresses
- Remaining address bits can be supplied by a special Bank Select Register (BSR)

## Access Bank Direct Addressing

- When accessing an address (register) in the range 0x000-0x07F or any special function register (SFR), unbanked addressing (also called "access bank" addressing is automatically used by the assembler.
- BSR is not used—Upper 4 bits of address assumed to be 0
- Example: clrf 0x050; reg $[0x050] \leftarrow 0x00$

### **Banked Direct Addressing**

- When accessing registers 0x800-0xF7F, banked addressing is automatically used.
- Banked addressing combines the lower nibble of the *bank select register* (BSR) with the least significant 8 bits of the register specified.
- Ex:

movlb 5 ; BSR  $\leftarrow$  5

clrf 0x29B; reg[BSR+0x09B] $\leftarrow 0x00$ 

; reg $[0x59B] \leftarrow 0x00$ 

### 



### Special Function Registers (SFRs)

- 18F452 contains a large number of Special Function registers (SFRs)
  - Used to configure the processor and configure/control the operation of various onchip peripheral modules
- SFRs are implemented and addressed as Data RAM
  - Although they are physically distributed among the modules they control



# | SFR 452 Data Memory | SFR address | SFR ad

# SFR Direct Addressing

- Special function registers are double mapped to addresses 0x080-0x0FF (unbanked only) and 0xFFF-0xFFF.
- SFRs are normally referred to by their *symbolic name*. If this is done, there is no need to worry about the BSR for SFR access.
- Ex: clrf PORTB ; reg[PORTB] $\leftarrow$ 0x00

### 0x080-0x0FF Addressing

- <u>Banked</u> addresses 0x080-0x0FF are not the SFRs, they are general purpose registers.
- On power-up, the PIC has BSR=0x00, so access to these addresses will occur correctly (automatically).
- Access to addresses 0x100-0xF7F requires first setting the BSR.

#### Available Addresses

- The 18F452 has 1536 bytes of general-purpose RAM (6 banks of 256 bytes).
- The available addresses are therefore 0x000-0x5FF plus 128 SFR addresses.
- The cheaper 18F442 part has 768 bytes of RAM (3 banks of 256 bytes) so addresses 0x000-0x2FF plus SFRs are available.

# **Indirect Addressing**

- Indirect addressing accesses the register whose address is in one of three FSRs (F select registers) called FSR0, FSR1, and FSR2.
  - These registers are (logicaly) 12 bits in size so that they can store a complete 12-bit register file address
- Variants of indirect addressing allow for automatically incrementing, decrementing, or adding WREG to the FSR with the access.

# Plain Indirect Addressing

- To leave the FSR register unchanged, use INDF0, INDF1, or INDF2 for indirect access using FSR0, FSR1, or FSR2 respectively.
- Ex: Ifsr 2, 0x3F2 ; reg[FSR2]←0x3F2 clrf INDF2 ; reg[0x3F2]←0x00 Note that FSR2 is unchanged by the clrf instruction.

### Post-decrement Addressing

- To decrement the FSR <u>after</u> the access, use POSTDEC0, POSTDEC1, or POSTDEC2.
- Ex: Ifsr 2, 0x3F2 ; reg[FSR2]←0x3F2 clrf POSTDEC2 ; reg[0x3F2]←0x00 After 0x3F2 is cleared, FSR2 contains 0x3F1.

### Post-increment Addressing

- To increment the FSR after the access, use POSTINC0, POSTINC1, or POSTINC2.
- Ex: Ifsr 0, 0x1BA ; reg[FSR0]←0x1BA clrf POSTINCO ; reg[0x1BA]←0x00 After 0x1BA is cleared, FSR0 contains 0x1BB.

# **Pre-increment Addressing**

- To increment the FSR <u>before</u> the access, use PREINC0, PEINC1, or PREINC2.
- Ex: Ifsr 1, 0x22C ; reg[FSR1]←0x22C clrf PREINC1 ; reg[0x22D]←0x00 FSR1 is incremented to 0x22D and then the clear is executed.

## Pre-add-W Addressing

- To add W to the FSR before the access, use PLUSW0, PLUSW1, or PLUSW2.
- Ex: Ifsr 1, 0x22C; reg[FSR1]←0x22C movlw 3; reg[WREG]←0x03 clrf PLUSW1; reg[0x22F]←0x00
   This addition is temporary. The FSR value remains unchanged after the access.

### **Table Reading**

- Bytes from **program memory** can be copied into the TABLAT special function register.
- This permits read-only (constant) data structures, such as look-up tables, to be kept in program memory.
- The program memory address of the byte to be read is specified by the TBLPTRH and TBLPTRL (table pointer) SFRs.
- The four table read instructions allow for various auto-increment/decrement combinations.

### **Table Read Instructions**

• tblrd\*: plain table read

tblrd\*+: table read, then increment
tblrd\*-: table read, then decrement

• tblrd+\*: increment, then table read

# Special Program Addresses

• Reset vector: 0x0000

High-priority interrupt vector: 0x0008
Low-priority interrupt vector: 0x0018

• More about this later

# Status Register

- The SFR called STATUS has 5 active bits and 3 unimplemented bits.
- The active bits are called N, OV, Z, DC, and C.
- These bits are altered by some instructions.
   Inside front cover of book shows which instructions alter what.

### Carry/Borrow Bit

- Addition: C=0 if no carry, C=1 if carry
- Subtraction: C=1 if no borrow, C=0 borrow
- Rotate through carry: C is part of 9-bit rotate involving a register and the carry flag.
- The C bit normally makes sense when doing <u>unsigned</u> arithmetic.

### Overflow Bit

- OV=0 if the result is between -128 and +127, otherwise OV=1.
- The OV bit normally makes sense when doing <u>signed</u> arithmetic.

# Zero Bit and Negative Bit

- Z=1 if all 8 bits of a result are binary 0, otherwise Z=0.
- N=1 if the result has a binary 1 in the most significant bit, otherwise N=0. This flag normally makes sense when doing <u>signed</u> arithmetic.

# **Decimal Carry Bit**

- The DC bit is normally used when doing packed binary-code decimal (BCD) arithmetic.
- The DC bit is a carry/borrow bit (like C) except that the DC bit deals with carry/borrow from the least-significant nibble rather than the whole byte.