# Power-aware Allocation of Fault-tolerant Multirate AUTOSAR Applications

Nesredin Mahmud\*, Guillermo Rodriguez-Navas\*, Hamid Faragardi§, Saad Mubeen\*, Cristina Seceleanu\*

\*Mälardalen University, Västerås, Sweden

§KTH Royal Institute of Technology, Stockholm, Sweden

\*{firstname.lastname}@mdh.se, §hrfa@kth.se

Abstract—Software-to-hardware allocation plays an important role in the development of resource-constrained automotive embedded systems that are required to meet timing, reliability and power requirements. This paper proposes an Integer Linear Programming optimization approach for the allocation of faulttolerant embedded software applications that are developed using the AUTOSAR standard. The allocation takes into account the timing and reliability requirements of the multirate software applications and the heterogeneity of their execution platforms. The optimization objective is to minimize the total power consumption of the applications that are distributed over more than one computing units. The proposed approach is evaluated using a range of different software applications from the automotive domain, which are generated using the realworld automotive benchmark. The evaluation results indicate that the proposed allocation approach is effective while meeting the timing, reliability, and power requirements of small- and medium-sized automotive software applications.

#### I. Introduction

The software-to-hardware allocation is a very important step during the development of automotive embedded systems. Basically, it allows the designer to explore system-level solutions that meet functional and extra-functional software requirements together with resource availability on the execution platform. Software allocation is a well-researched area in the domain of embedded systems, including in hardware/software co-design [1], platform-based system design [2] and the Ychart design approach [3]. It is a type of bin-packing problem, and therefore finding an optimal solution, in the general case, is NP-hard [4]. The methods to solve such problems can be exact [5], which means solutions are guaranteed to be optimal, or heuristic which deliver near-optimal solutions [6][7]. Exact methods such as Integer Linear Programming (ILP) [8] have been used widely in several resource optimization problems. In contrast to heuristic methods, ILP returns optimal solutions faster for relatively small problems [9]. However, many problems in real-time systems are nonlinear by nature [10], e.g., response-time of cause-effect actions, system reliability, etc. To benefit from linear optimization techniques, non-linear functions are approximated using *Linearization* - a widelyused technique in the optimization of non-linear problems.

In case of fault-tolerance with replication [11], the search space to find the optimal allocation is increased due to the replicas. The search space becomes even larger if we assume that the real-time system executes over different sampling rates, known as *multirate* [12], in which case the feasible (timed) paths that pass through the different sampling points (or activation patterns) increase exponentially as the number of activation patterns increase. Furthermore, due to the different sampling rates that result in oversampling and undersampling

effects, the timing analysis of signals propagation is complex [13]. Several existing methods of software allocation lack exact methods of timing analysis of multirate systems.

In this paper, we propose an allocation scheme based on ILP for relatively small- and medium-sized fault-tolerant distributed applications, with the number of allocatable components not exceeding 15, operating-system tasks less than 100, and cause-effect chains in the range of 30 to 60. These parameters are deducted from the real-world automotive benchmark [14], and from previous experiences in developing automotive systems and experiments. The applications are distributed over heterogeneous computing units that share a single network. The allocation aims for minimizing the total power consumption of the system while meeting timing and reliability requirements. Our proposed solution targets the automotive domain, in particular the systems that conform to the AU-Tomotive Open System ARchitecture (AUTOSAR) standard. In comparison to the existing related works [9][15][5], we consider a fault-tolerant and multirate system model. Furthermore, we follow a highly integrated approach in the allocation process, which includes response-time analysis (RTA), and utilization bound checking (UB), as well as bounding the level of fault tolerance via the imposed reliability requirement on the application. The main contributions of our work are: i) an ILP model for the allocation of a fault-tolerant multirate application on heterogeneous nodes with the objective of minimizing the total power consumption, and ii) an approach for reducing overhead of replications and cause-effect chains on the allocation of such applications.

Our approach is evaluated on synthetic automotive applications that are generated according to the real-world automotive benchmark proposed by Kramer et al. [14]. In the evaluation, we show the performance of our proposed approach in terms of allocation time and resource efficiency for increasing size of applications. The tool and the synthetic applications used in this experiment are publicly available from BitBucket<sup>1</sup>.

The rest of this paper is organized as follows. Section II provides a brief overview of AUTOSAR-based software development emphasizing the role of software allocation. Section III describes the system model, followed by description of the timing, reliability, and power consumption models in Section IV. Section V presents the proposed allocation scheme. Section VI provides evaluation of the proposed approach using the automotive benchmark. Section VII discusses the related work. Finally, Section VIII concludes the paper and outlines the possible future work.

<sup>1</sup>Tool URL: https://bitbucket.org/nasmdh/archsynapp/src/master/

## II. AUTOSAR

The AUTomotive Open System ARchitecture (AUTOSAR) partnership defined the open standard AUTOSAR for automotive software architecture that enables manufacturers, suppliers, and tool developers to adopt shared development specifications while allowing sufficient space for competitiveness. The specifications state standards and development methodologies on how to manage the growing complexities of Electronic/Electrical (E/E) systems which take into account the flexibility of software development, portability of software applications, dependability, efficiency, etc. of automotive solutions. The conceptual separation of software applications from their infrastructure (or execution platform) is an important attribute of AUTOSAR and is realized through different functional abstractions [16].

## A. Software Application

According to AUTOSAR, software applications are realized on different functional abstractions. The top-most being the Virtual Function Bus (VFB) abstraction defines a software application using software components that communicate with each other via standard interfaces of various communication semantics over a virtual communication bus, which abstracts the underlaying execution platform. The behavior of a software component is realized by one or more atomic programs known as Runnables, which are entities that are scheduled for execution by the operating system and provide abstraction to operating system tasks, essentially enabling behavioral analysis of a software application at the VFB level. The Runtime Time Environment (RTE), which is the lower-level abstraction, realizes the communication between Runnables via RTE Application Programming Interface (API) calls that respond to events, e.g., timing event. Furthermore, the RTE implementation provides software components the access to basic software services, e.g., communication, micro-controller and ECU abstractions, etc., which are defined in the Basic Software (BSW) abstraction [16].

## B. Timing and Reliability of Applications

The timing information of applications is a crucial input to the software allocation process. Among other extensions, the AUTOSAR Timing Extension specification [17] states the timing descriptions and constraints that can be imposed at the system-level via the *SystemTiming* element. The timing constraints realize the timing requirements on the observable occurrence of events *Timing Events*, e.g., Runnables execution time, and *Event Chains*, also referred to as *Cause-effect Chains* - denotes the causal nature of the chain. In this work, we consider periodic events and cause-effect chains with different rates of execution (or activation patterns).

Although the importance of reliability is indicated in various AUTOSAR specifications via best practices, the lack of a comprehensive reliability design recommendations has opened an opportunity for flexible yet not standardized development approaches. In this paper, we consider application reliability as a user requirement and, in the allocation process, we aim at meeting the requirement via optimal placement and replication of software components.

#### III. SYSTEM MODEL

The system model consists of three parts: a software application, an execution platform, and a software allocation scheme. An overview of the system model is illustrated in Figure 1. The software application is a user-defined software system, such as x-by-wire, electronic throttle control, flight control, etc. that is developed using software components [18][19]. The application is deployed on an execution platform, which is a network of heterogeneous nodes with possibly different processor frequencies, power consumption, and failure-rates. The allocation scheme, which defines a mapping relation from software components to computational nodes, guarantees that the extra-functional properties such as application reliability and timing requirements are met. Furthermore, it takes the optimization of power consumption as its objective in the allocation process.



Fig. 1: Software Allocation Scheme.

In this work, we target AUTOSAR-based systems due the increasing popularity of specification standard in the automotive industry, and the challenges and opportunities that automotive industries are facing especially in resource optimization and dependability of automotive systems. Note that our approach might also be applied on different distributed embedded systems with a slight change in the application modeling.

## A. Software Application Model

In AUTOSAR-based systems, a software application is developed using AUTOSAR application software components C that consist of one or more runnables  $R_c$  [20],  $R_{c_i}$  refer to the set of runnables that are co-hosted in the component  $C_i$ .

Definition 1 (Software Application): Formally, we define an AUTOSAR software application  $\zeta$  as a Digraph (acyclic directed graph)  $\langle V_r, E \rangle$  of runnable nodes  $V_r$ , where  $\langle u, v \rangle \in E$  is a set of directed links from u to v that denote the logical flow of the application, and  $u, v \in V_r$ . The runnable is a tuple

 $\langle e, p \rangle$ , where  $e = \{e_i = 1, 2, \dots N\}$  is a set of execution times, p is a periodic activation, and  $e_i$  refers to the execution time of the runnable r on the node  $m_i$ .

The following assumptions are made in our proposed software allocation method:

- Allocatable software components are considered atomic, and therefore are allocated only on a single node.
   Whereas, composite components need to be flattened first into their respective constituents of atomic components.
- Runnables are activated either periodically by clock events, or by predecessor runnables.
- Three cases of mapping runnables to tasks are considered:
  i) a runnable is mapped to a single task, ii) runnables that are collocated on the same software component are mapped to a single task, iii) runnables with the same activation periods and with triggering dependency are mapped to a single task. For more, we refer the reader to check out the AUTOSAR documentation [21].
- We assume that the computation nodes have the same types of interfaces. If this is not the case, software components can be constrained to nodes that the component is supported.

# B. Fault-tolerant Software Application Model

Redundancy is the most common way to increase the reliability of an application. It can be implemented according to different schemes, such as hot stand-by, cold stand-by, etc [22]. In this work the details of the redundancy scheme are abstracted away under the following assumptions: i) Hot stand-by redundancy technique is used for the replacement of failed components, which are identical and are allocated on different nodes, ii) software components need to be replicated if the application's reliability requirement is not met without replication, otherwise they are not replicated, iii) the time needed to detect and replace a faulty component is considered negligible and will not be taken into account in the response time analysis of tasks and delay calculation of cause-effect chains, iv) Because of its simplicity, the mechanism for detection and replacement of faulty components will be considered fault-free, and therefore will not be included in the reliability calculations.

We denote the  $k^{th}$  replica of a software component c as  $c^k$ , with  $1 \le k \le K$ ; where K is the maximum number of replicas allowed for each application component.

#### C. Platform Model

The application is deployed on a network of heterogeneous computing nodes that are connected via a reliable communication network, the CAN bus. The computation node is specified as a 3-tuple  $\langle hz, \lambda, p \rangle$ , respectively, refer to the processor frequency, failure-rate and power consumption of a computation node. Due to the heterogeneity assumption of the processors, an application maybe be deployed on nodes with higher processor frequencies, and therefore fewer number of nodes in order to minimize the total power consumption of the system. However, due to the application reliability requirement, the application could be deployed differently, and with more resources. The CAN bus is considered reliable, for instance through redundancy. Therefore, its exclusion from the

overall calculation of the system's reliability does not impact our proposed software allocation.

#### IV. MODELING EXTRA-FUNCTIONAL PROPERTIES

In this section, we discuss the timing, application reliability, and power consumption models used throughout the paper.

## A. Power Consumption Model

Power consumption refers to the energy usage of electronic components in an integrated circuit, e.g., processor, memory, I/O devices, etc. per time unit. Depending on the nature of the integrated circuit and intended use, there exist low-level and high-level models of power and energy consumption estimation techniques. The low-level models, for instance in CMOS-based integrated circuits estimate power consumption via the power consumption of flip-flops and combinatorial gates [23][24], and they are frequently used in the design of power-efficient electronic circuits designs. The high-level models apply dynamic profiling of computer components, e.g., CPU, memory, I/O devices, etc., to estimate power consumption of the computer system, and they are primarily used in energy management techniques, e.g., in dynamic Voltage and Frequency Scaling (DVFS) [25].

However, the previously mentioned power estimation techniques have limitations especially for applications in the early stages of system design, for instance, i) the lack of complete and accurate information of electrical specification of integrated circuits makes the use of low-level power estimation methods difficult, ii) the dynamic profiling of high-level techniques requires runtime mechanisms, such as performance counter monitor, which is not applicable in our case. Instead, in this work, we employ a different approach, that is based on processor load (or *Processor Utilization*) to estimate the average power consumption of a computational node. Specifically, we have used the linear polynomial model proposed by Fan et al. [26], which is shown in (1). The mode states that the power consumption of a node is directly proportional to its load, and is inductively formulated from experimental results.

$$p(u) = P_{idle} + (P_{busy} - P_{idle}) * u \tag{1}$$

, where u is the utilization (or load) of a computation node,  $p_{idle}$  and  $p_{busy}$ , respectively, refer to the power consumption of a node measured at minimum and maximum processor loads. Such measurements can be obtained by running performance benchmark suits, e.g., MiBench [27], AutoBench [28], etc.

## B. Software Application Reliability

Application reliability  $R_a$  refers to the probability that a software application functions correctly by the time t, or within the time interval [0,t] [29]. We assume that applications are free from design errors and, therefore, an application failure can be caused only by failures from computational nodes in which the application is deployed. The failure-rate of a node over time is represented by  $\lambda(t)$ , and the reliability of a node is represented with exponential density function over constant failure-rate  $\lambda e^{-\lambda t}$ , where  $\lambda = \lambda(t)$ .

In a system without replication, the failure of any arbitrary node that host the software application renders the whole application faulty. Reliability calculation in these condition is straightforward, using a series-parallel model:  $R_a = \frac{1}{2} \left( \frac{1}{2} \right)^{1/2}$ 







(a) Deployment on a Single Node.

(b) Deployment on Multiple Nodes.

(c) Timed Paths of Age and Reaction Delays.

Fig. 2: Cause-effect Chain with Three Activation Patterns.

 $\prod_{m \in M} r_m$ . However, with the introduction of replication, to enable fault tolerance, the reliability calculation is not straightforward due to the replicas of the same software component allocated to different nodes that result in functional interdependencies between nodes. A software application *function correctly* if each software component is executed at least by one non-faulty node, and will be *faulty* otherwise (i.e., if there are one or more software components that are allocated only to faulty nodes and thus these components cannot be executed correctly).

To calculate the reliability in such cases, we use *State Enumeration*, which is one of the reliability-preserving methods that are used to compute reliability of a system with dependent components (or subsystems) [30]. The State Enumeration method allows the exploration of all possible states of a system in the probability space PS. Our goal is to differentiate between the states in which the application functions, denoted *Functions(s)*, and the states in which the application fails, denoted Fails(s). Such that the application reliability  $R_a$  is calculated as follows:

$$R_a = \sum_{s \in PS | Functions(s)} p_s = 1 - \sum_{s \in PS | Fails(s)} p_s \quad (2)$$

To obtain  $p_s$ , the probability that the application is in state  $s \in PS$ , we define the boolean variable  $z_m \in \{0,1\}$  to indicate whether a node  $m \in M$  is either faulty,  $z_m = 0$ , or not,  $z_m = 1$ . Then, the probability is calculated using (3).

$$p_s = \prod_{m \in M} ((z_m * r_m) + (1 - z_m) * (1 - r_m))$$
 (3)

, where  $r_m$  and  $1-r_m$ , respectively, are a computation node's reliability and probability of failure.

## C. The Timing Model

The software application can be considered as a set of cause-effect chains, which are directed paths in the application graph, e.g., activation of a cruise control system by pressing a rotary-wheel on the dashboard, slowing down of a car by pressing the brake pedal, etc. Each cause-effect chains is annotated with an end-to-end timing requirement that specifies the maximum time between the stimuli and response of a chain. A cause-effect chain can be hosted on a single node or multiple nodes as illustrated in Figure 2a and Figure 2b, respectively. Moreover, it can be activated by a single activation pattern, or multiple activation patterns (multirate).

The calculation of data-propagation delays in multirate software applications is not trivial due to the oversampling

and undersampling effects, caused by the different activation patterns. Consequently, there are different delay semantics, which differ by the timed paths through which the data is propagated from the input to the output of the chains [13]. In this work, we focus on the Age and Reaction delays, which are the most widely used delay semantics in the automotive embedded systems. The two delays in a cause-effect chain that is distributed over two nodes are demonstrated in Figure 2c. The tasks t1 and t2 execute on one node, whereas task t3 executes on the second node. Note that t2 communicates with t3 via a network message which is not shown in the figure for simplicity. The red inverted arrows in Figure 2c represent the arrival of events at the input of the chain, whereas the dashed-curve arrows represent the timed paths through which the data propagates from the input to the output of the chain. The Age delay is the time elapsed between the stimuli and its corresponding latest non-overwritten response, i.e., between the  $2^{nd}$  instance of t1 and the  $5^{th}$  instance of t3. This delay is frequently used in the control systems applications where freshness of data is paramount. For example, the torque applied to turn the wheels must correspond to the position of the steering wheel and must be time bound. Whereas, the Reaction delay is the earliest time the system takes to respond to a stimuli that "just missed" the read access at the input of the chain. Assume that an event occurs just after the start of execution of the  $1^{st}$  instance of t1. The data corresponding to this event is not read by the current instance of t1. In fact, the data will be read by the  $2^{nd}$  instance of t1. The earliest effect of this event at the output of the chain will appear at the  $4^{th}$ instance of t3, which represents the reaction delay. This delay is useful in body-electronics domain where first reaction to events is important, e.g., in the button-to-reaction applications. We refer the reader to [13] for the formal semantics of the two delays used in this paper.

## V. SOFTWARE ALLOCATION PROBLEM

In this section, we show our ILP model and the software-to-hardware allocation of a fault-tolerant application on heterogeneous nodes. Equation (4) defines the objective function for power consumption, with constraints on timing (5-6) and application reliability (7). The timing constraints consist of meeting the individual tasks deadlines Deadline as well as the end-to-end timing requirements of cause-effect chains E2eReq (6) in the distributed system. The reliability constraint ensures that a feasible solution meets the application reliability requirement RelReq.

$$\min_{x \in X} P(x) \tag{4}$$

Subjected to:

$$ResponseTime(x) \le Deadline$$
 (5)

$$Delay(x) \le E2eReq$$
 (6)

$$Reliability(x) \le RelReq$$
 (7)

, where x is a 3-dimensional binary matrix that represents a feasible solution,  $x_{ij}^k$  refers to the allocation of a software component  $c_i^k$  on node  $m_j$ ,  $c^k$  refers to the  $k^{th}$  replica of c, and X is the search space of the function P.

In order to demonstrate our ILP optimization, we use a simple example throughout the section which consist of software application and platform specifications: the software application is constructed from the set of components  $C = \{c_1, c_2, c_3, c_4, c_5\}$ , with maximum number of replicas K = 2. The application is deployed on one or more nodes  $M = \{m_1, m_2, m_3\}$ . A detailed specification of the components and the nodes are shown in Table I and Table 3, respectively. A feasible solution x to the problem is shown in Figure 4.

| C          | $R = [$ execution time $-(e_{m1}, e_{m2}, e_{m3}), period]$                                                              |
|------------|--------------------------------------------------------------------------------------------------------------------------|
| c1         | [(0.030, 0.060, 0.090), 1], [(0.041, 0.081, 0.122), 2]<br>[(0.083, 0.167, 0.250), 5], [(0.310, 0.620, 0.930), 10]        |
| c2         | [(0.310, 0.620, 0.930), 10], [(0.310, 0.620, 0.930) 10]<br>[(0.310, 0.620, 0.930), 10], [(0.310, 0.620, 0.930), 10]      |
| <b>c</b> 3 | [(0.310, 0.620, 0.930), 10], [(0.291, 0.583, 0.874), 20]<br>[(0.291, 0.583, 0.874), 20], [(0.291, 0.583, 0.874), 20]     |
| c4         | [(0.291, 0.583, 0.874), 20], [(0.291, 0.583, 0.874), 20]<br>[(0.291, 0.583, 0.874), 20], [(0.093, 0.186, 0.279), 50]     |
| c5         | [(0.420, 0.841, 1.261), 100], [(0.420, 0.841, 1.261), 100]<br>[(0.420, 0.841, 1.261), 100], [(0.420, 0.841, 1.261), 100] |

TABLE I: Specification of Components.

|                   |                                                                          | $x^1$                                                                              | $x^2$                                                                              |  |  |
|-------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| M                 | $[P_{idle}, P_{max}, \lambda]$                                           | $\begin{pmatrix} 0 & 1 & 0 \\ 1 & 0 & 0 \end{pmatrix}$                             | $\begin{pmatrix} 0 & 0 & 1 \\ 0 & 1 & 0 \end{pmatrix}$                             |  |  |
| $m_1$ $m_2$ $m_3$ | [50.0, 140.0, 1.0E-3]<br>[10.0, 100.0, 1.0E-4]<br>[10.0, 140.0, 1 .0E-5] | $ \begin{pmatrix} 1 & 0 & 0 \\ 0 & 1 & 0 \\ 0 & 1 & 0 \\ 0 & 1 & 0 \end{pmatrix} $ | $ \begin{bmatrix} 0 & 1 & 0 \\ 0 & 0 & 1 \\ 0 & 0 & 1 \\ 0 & 0 & 1 \end{bmatrix} $ |  |  |

Fig. 3: Specification of Nodes. Fig. 4: A Feasible Solution x for K=2.

In the subsequent subsections, we explain the Integer Linear model, including the objective function and the constraints.

## A. Power Consumption Optimization

The ILP model of the objective function is shown in (8-11). For a feasible solution x, the power consumption  $P_{total}(x)$  is computed as the sum of the average power consumption of individual nodes  $P_m(x)$ . In order to compute the average power consumption of a node, first the node utilization is calculated using (10), which is the sum of the components' utilization (including replicas) that are allocated to that node. A compo-

nent's utilization is obtained from the sum of tasks utilization that realize the component's functionalities as shown in (11).

$$P_{total}(x) = \sum p_{m_i}(x) \tag{8}$$

$$p_{m_j}(x) = p(u_{m_j}(x)) \tag{9}$$

$$u_{m_j}(x) = \sum_{k} \sum_{i} u_{c_i} * x_{ij}^k$$
 (10)

$$u_c = \sum_{\tau \in T_c} \frac{Exec(\tau_{m_j})}{Period(\tau)}$$
 (11)

Table II illustrates the power consumption calculation of the software allocation example for the feasible solution (4).

| M                | С                                     | $U_c(x)$                | $P_m(x)$ |
|------------------|---------------------------------------|-------------------------|----------|
| $\overline{m_1}$ | $[c_{2}^{1}]$                         | [0.046, 0.017]          | 61.155W  |
| $m_2$            | $[c_1^1, c_2^2, c_3^1, c_4^1, c_5^1]$ | [0.196, 0.248, 0.149,   | 114.648W |
|                  |                                       | 0.091, 0.034]           |          |
| $m_3$            | $[c_1^2, c_3^2, c_4^2, c_5^2]$        | [0.224, 0.137, 0.050]   | 131.731W |
|                  |                                       | Total Power Consumption | 307.534W |

TABLE II: Average and Total Power Consumption of Nodes.

In the ideal case, the minimum power consumption of the distributed system is achieved by centralizing the application on fewer nodes. However, due to the timing and reliability constraints, which require additional computing resources, the optimal solution could result more used nodes.

#### B. Software Application Reliability

An optimal solution x must fulfill the application reliability requirement RelReq, which is usually in the range [0.999, 0.999999] for safety-critical applications. The ILP formulation of the application reliability model, which is shown in (2), is shown in (12).

$$Reliability(x) = \sum_{s \in PS} [f(x, s)] * p_s$$
 (12)

, where [f(x,s)] is an *Iverson function* that returns 0 if the proposition that the application functions in state s is *true*. Otherwise it returns 1 if the proposition that application functions in state s is *true*). The application functions only if all of its constituent software components functions and fails if at least of one of its components fails as formulated in (13), via the floor function. A software component functions if there exists a node  $m_j$  that hosts the component's replica  $x_{ij}^k = 1$  and at the same time the node functions  $s_j = 1$ , which is formulated in (14) via the ceiling function. The floor and ceiling functions are piecewise linear functions, and are linearized by the ILP solver.

$$f(x,s) = \left\lfloor \frac{\sum_{i} f_{c_i}(x,s)}{N} \right\rfloor = \begin{cases} 1 & \text{if application functions} \\ 0 & \text{if application fails} \end{cases}$$
(13)

$$f_{c_i}(x,s) = \left\lceil \frac{\sum_k \sum_j x_{ij}^k * s_j}{K} \right\rceil = \begin{cases} 1 & \text{if } c_i \text{ functions} \\ 0 & \text{if } c_i \text{ fails} \end{cases}$$
(14)

Table III demonstrates the application reliability calculation for the feasible solution x (4).

| s   | $p_s$        | $[f_{c_i}(x), i = 1, 2, 3, 4]$ | $f_a(x)$ |
|-----|--------------|--------------------------------|----------|
| 000 | 0.0000000000 | [0, 0, 0, 0]                   | 0        |
| 001 | 0.0000000099 | [0, 0, 0, 1]                   | 0        |
| 010 | 0.0000000099 | [1, 1, 1, 1]                   | 1        |
| 011 | 0.0000999800 | [1, 1, 1, 1]                   | 1        |
| 100 | 0.0000000099 | [1, 1, 1, 0]                   | 0        |
| 101 | 0.0000999800 | [1, 1, 1, 0]                   | 0        |
| 110 | 0.0000999800 | [1, 1, 1, 1]                   | 1        |
| 111 | 0.9997000299 | [1, 1, 1, 1]                   | 1        |

TABLE III: Application Reliability Calculation using State Enumeration Method, R(x) = 0.9998999998.

In the case that the application reliability could be met with less replications, there is no need to keep unnecessary component replicas in the system. To this end, our optimization algorithm imposes soft constraints for k > 1, which implies replicas that are allocated on the same node are reduced to a single replica, essentially discarding the extra replicas by design, since the reliability is not improve following additional replicas on the same node, assuming our fault model.

#### C. Timing Constraints

The timing constraints ensure that the response times of the tasks realizing the distributed application meet their deadlines. Furthermore, they ensure that the cause-effect chains satisfy their respective end-to-end timing requirements, for all possible failure-modes of the system. The constraints are formulated as logical constraints in the ILP problem, as explained in the rest of this subsection.

Tasks Deadline Constraints: The following pseudo-code illustrates how the ILP logical constraints of the tasks deadlines are prepared. It explores all possible set of components combinations (or partitions) that can potentially be allocated to a node. And only the sets that are schedulable are asserted as constraints in to the optimization problem, which is explained as follows: Line (1) identifies the power set of the components Par, followed by synthesis of tasks models of each partition. Line (2) checks the tasks models' schedulability and returns a matrix  $M^T$  that indicate schedulability, which is *true* if the task model is schedulable and false if not schedulable. Line (3) generates an ILP partition expression E for each node, then Line (4-6) asserts the expressions to hold in the optimization for the partitions that are schedulable.

## Algorithm 1 Generate Task Partitions Constraints.

```
Input: C, M
Ensure: Optimization Satisfies Tasks Deadlines, D
 1: Par \Leftarrow 2^C
 2: M^T \Leftarrow isSched(Par, M)
 3: E \Leftarrow MilpParExp(x)
 4: for all m \in M do
       assertOR(M_m^T, E_m, true)
 6: end for
```

In general, the number of potential logical constraints grow exponentially, which is in  $2^{|C|} * |M|$ . However, the effective logical constraints that are eventually asserted are much lower, for two main reasons: 1) a portion of the tasks models are not schedulable, therefore eliminated from the power set, due to CPU utilization exceeding the bound, not satisfying response time of either task in the partition; ii) a task model can be a super set of other tasks model. In this case, only the super model is checked, hence reducing pre-optimization time and logical constraints asserted in the solver.

Cause-effect Chains Constraints: These constraints ensure that the cause-effect chains  $\Gamma$  meet their respective end-toend requirements E2eReq. Similar to the previous constraints, the cause-effect chain constraints are logical assertions, which must be fulfilled by the optimal solution. The following pseudo-code illustrates how the ILP logical assertions are synthesized from the input models.

The pseudo-code contains three main parts: i) the first part in Line (2) identifies the different deployment cases of the cause-effect chains over a set of nodes M; ii) the second part in Line (3-5), checks the schedulability of a deployable cause-effect chain  $\phi$  against the Reaction or Age delays [13] and returns its schedulability matrix  $M^{\Gamma}$ , with values true if schedulable and false if not schedulable. For a schedulable  $\phi$ , Line (5) constructs a conjunctive ILP expression that indicates the existence of at least one schedulable  $\phi$  that satisfies the end-to-end requirement imposed on  $\gamma$ ; iii) the last part in Line (7) asserts the ILP logical OR expressions for each  $\gamma$ .

## Algorithm 2 Generate Constraints on the Cause-effect Chains.

**Require:**  $\Gamma, M$ 

Ensure: Optimization Satisfies End-to-end Requirements of Cause-effect Chains

```
1: for all \gamma \in \Gamma do
         \Phi \leftarrow Unique(C_r^{T_\Gamma}, M)
2:
         for all \phi \in \Phi do
3:
              M^{\Gamma} \Leftarrow isSched(\phi, M)
4:
              depExp \Leftarrow depExp \lor sched(M^{\Gamma}, true)
5:
6:
         end for
         assert(depExp)
8: end for
```

## VI. EVALUATION

In this section, we evaluate the proposed approach using synthesized automotive applications that conform to the automotive benchmark proposed by Kramel et al. [14]. The number of runnables, timing specification and activation patterns within the cause-effect chains are also selected according to the benchmark. In order to show the scalability of our approach and to assess the scope of its applicability in practice, in some cases, we have used higher specifications standard than what is indicated in the benchmark, e.g., the maximum number of activation patterns is extended from three to four.

In the rest of the section, we describe the setup and method of evaluation, followed by discussion of the evaluation results.

## A. Evaluation Setup

The evaluation setup consists of three hardware platforms with different computing capacities, i.e., processing speed and





(a) Utilization of Nodes.

(b) Power Consumption of Nodes.

Fig. 5: Allocation of Applications on Heterogeneous Nodes.

memory size as shown in Table IV. The evaluation on different platforms can be used as performance indicator and also to identify performance bottlenecks in the model. The first two hardware platforms are personal computers with core-i5 and core-i7 processors, whereas the third hardware platform is a workstation that has much higher processing and memory specification than the personal computers.

| Hardware Model            | Pro. Model                   | #Pro. | #Core | $C_{ach_e}$ | RAM  |
|---------------------------|------------------------------|-------|-------|-------------|------|
| <sup>1</sup> HP EliteBook | <sup>3</sup> Core i5, 2.2GHz | 1     | 2     | 3M          | 8G   |
| Lenovo 20378              | <sup>4</sup> Core i7, 2.6GHz | 1     | 4     | 6M          | 16G  |
| <sup>2</sup> PowerEdge    | <sup>5</sup> Xeon(R), 2.4GHz | 24    | 6     | 15M         | 256G |

TABLE IV: Summary of the Hardware Specifications. 

<sup>1</sup>HP EliteBook 840 G2, <sup>2</sup>PowerEdge R730 Rack Server

<sup>3</sup>Intel Core i7-4720HQ @ 2.60GHz, <sup>4</sup>Intel Core i7-4720HQ @ 2.60GHz, <sup>5</sup>Intel(R) Xeon(R) CPU E5-2620 v3 @ 2.40GHz

1) Software Application Specification: In order to evaluate the proposed approach on different ranges of applications, we automatically generate synthetic examples that comply with the automotive benchmark [14]. The examples denote simple to complex automotive functions such as reverse-parking assistance system and engine control system. For simplicity, we identify three classes of applications with different size and complexity, shown as tuple (c,r,t,g), respectively for the number of software components, Runnables, tasks, and cause-effect chains. Table V shows the range of values used in the applications for evaluation.

| Parameter                                                          | SpecI | specII        | specIII                       |
|--------------------------------------------------------------------|-------|---------------|-------------------------------|
| components, $c$ runnables, $r$ tasks, $t$ cause-effect chains, $g$ |       |               | > 15<br>> 100<br>> 60<br>> 60 |
| activation-pattern                                                 |       | [2, 3, 4]     |                               |
| share of activation-patterns                                       | [(    | 0.7, 0.2, 0.1 |                               |

TABLE V: Specification of the Applications for Evaluation.

2) Platform Specification: The specification of nodes can be obtained from simulation, vendor product specification and experience. Figure VI shows the range of values that are used in the nodes' specification. In the experiment, the values are randomly generated while respecting the benchmark.

| Parameter                                                                             | Range                                   |
|---------------------------------------------------------------------------------------|-----------------------------------------|
| nodes power consumption (Watt), $p$ failure-rate (/Mhr), $\lambda$ speed factor, $hz$ | 4 - 10  10 - 200  104 - 10-2  0.0 - 1.0 |

TABLE VI: Range of Values for the Specification of Nodes.

3) Method of Evaluation: We conduct three experiments that assess the proposed approach for scalability in terms of allocation time. The allocation time is defined as the time required to prepare and solve the allocation problem using the proposed ILP method. Furthermore, we show resource efficiency in terms of saving nodes (i.e., using smaller number of nodes). The experiments consist of: i) varying the size of applications in order to observe the effect of increasing components, Runnables and tasks in the system; ii) varying the complexity of applications in order to observe the effect of cause-effect chains in the system; iii) varying the replications. The experiments are discussed in detail in the next subsection.

A preliminary analysis of the evaluation indicates a successful termination of the allocation for Spec-I&II of the applications. Whereas for Spec-III, the allocation problem is intractable. In fact, it took days on the PowerEdge machine and many times it did not terminate successfully. Therefore, the experimental results that are shown in this paper are conducted on the Spec-I&II classes.

#### B. Varying the Size of Application.

This refers to increasing the number of software components, as well as Runnables, tasks, and cause-effect chains in the system. Figure 6 shows the effect of increasing the size of an application from (c4, r40, t19, g30) to (c10, r100, t57, g60) on the allocation time and the number of nodes utilized. The applications are allocated to a pool of 8 heterogeneous nodes sharing a single network and with specifications shown in Table VII. The specifications are generated randomly within the scope of Table VI.

The CPLEX solver returned an optimal solution for the application (c8, r80, t44, g30) within 6.06 sec. The allocation time increased sharply to 30.3 sec and 129.4 sec respectively



Fig. 6: Effect of Varying the Application Size on the Allocation Time and Number of Utilized Nodes.

| Node                 | m1        | m2        | m3        | m4        | m5        | m6        | m7        | m8        |
|----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| $\overline{P_{min}}$ | 10        | 40        | 30        | 20        | 30        | 40        | 20        | 10        |
| $P_{max}$            | 80        | 120       | 120       | 170       | 140       | 130       | 140       | 110       |
| $\lambda$            | $10^{-3}$ | $10^{-3}$ | $10^{-4}$ | $10^{-5}$ | $10^{-6}$ | $10^{-2}$ | $10^{-6}$ | $10^{-4}$ |

TABLE VII: Specification of Nodes.

for 9 and 10 components. Not indicated in this chart, albeit, the solver returned an optimal solution within 45 min for components reaching 15 on the PowerEdge machine and Out-OfMemory error on the Lenovo and HP machines. Figure 5a and Figure 5b show the utilization and power consumption on each node for the different application sizes. The optimal allocation, in the general case, favor nodes with higher processor speed and lower power consumption specifications.

#### C. Varying the Number of Cause-effect Chains

In order to observe the effect of increasing the cause-effect chains on the allocation time, we vary the number of chains in the application from 10 to 60, which is consistent with the benchmark [14]. The share of activation patterns also increases proportionally with the ratio 1:[0.7,0.2,0.1], respectively, for two, three, and four activation patterns. For instance, out of 10 cause-effect chains, there are 7 chains (with two activation patterns), 3 chains (with three activation patterns), and 1 chain (with four activation patterns). The experiment is conducted on two cases of schedulability analysis, namely response time analysis (RTA) and utilization bound (UB), and their result is shown in Figure 7 for increasing number of chains.

The figures in the data table show an exponential growth of allocation time for increasing number of cause-effect chains in a given application, in both cases of schedulability analysis. In the case of RTA, the overhead in the pre-optimization is higher than the overhead in the optimization for 50 or less chains. Whereas in the UB case, the computational time of pre-optimization is almost always less than the computational time of the optimization. The results are consistent with our expectation that the RTA computation, in the preparation of the timing assertions, is expensive, albeit provides schedulable tasks allocation based on the fixed-priority scheduling policy. In contrast, the UB computation time is relatively low; however, the search space gets larger due to more and more feasible tasks partitioning and chains fulfilling the timing constraints. As a result, the optimization time in the case of UB is usually higher as compared to the case of RTA.



Fig. 7: Effect of Increasing Cause-effect Chains (under RTA and UB) on the Allocation Time.

Therefore, for applications with chains not more than 40 and naive scheduling assumption using UB, the experiments favor the UB assumption. Whereas, the allocation with the RTA assumption should be selected for applications with exact scheduling requirements. Note, the scalability of this experiment should be seen in conjunction with the experiment discussed in the previous subsection.

## D. Varying Replications

In this experiment, we evaluate the allocation time of the applications with the increase in the number of replications. For the applications specification shown in Figure 8, we vary the replications from 1 to 4. The allocation in all applications took not more than 10 sec for replications 1 and 2. For Spec-I with replication 3 and 4, the allocation time went up close to 1 min. For Spec-III with replication 3, the allocation time went up rapidly to 30 min, and took extremely large time for replication 4 which is also the case for Application-II.

Figure 8b shows the effect of shared constraints on the overhead of replications during the pre-optimization and optimization phases of the allocation. In the pre-optimization phase, the allocation time was stable for the increased size of applications. This is due to the fixed constraints regardless of the replications. In contrast, the allocation time increases during optimization as the constraints are applied for the various combination of task partitions, cause-effect chains, and reliability states generated as the result of replications.

## VII. RELATED WORK

In a heterogeneous distributed systems where computing nodes and communications links could have various hazard rates, a reliability-aware allocation of tasks to nodes, and using the links with the lowest hazard rates can noticeably improve the system reliability [31][32][33][34]. Interleaving real-time constraints into the problem adds more complexity to reliability-aware task allocation in distributed systems [35]. As opposed to [9][5], we assume that software applications are multirate. Multirate applications increase the difficulty of software allocation due to the several timed paths traversing from the source to the sink in cause-effect chains.

Although improving reliability of the system using a reliability-aware task allocation does not impose extra hard-





(a) Effect on Allocation Time.

(b) Effect on Pre-optimization.

Fig. 8: Effect of Varying the Component Replications on the Allocation Time.

ware/software cost, in reliability-based design approach, redundancy (or replication) of software or hardware components is frequently applied to improve reliability. In such systems not only optimal allocation of software components (or replicas) should be taken into account but also the cardinality of the replicas should be limited for improved efficiency while meeting the desired reliability requirement. The integration of these two approaches (i.e., reliability-aware task allocation and application redundancy) is a promising technique to deal with high criticality of the system to fulfill the required reliability of the system. For example, [36] proposes a heuristic algorithm to maximize reliability of a distributed system using task replication while at the same time minimizing the makespan of the given task set as the other objective of the optimization problem. Furthermore, in systems with replication, it uses the Minimal Cut Sets method, which is an approximate algorithm, to calculate reliability of a system. In contrast, we apply an exact method based on State Enumeration, which is applicable to the problem size assumed in this work.

In our problem, power consumption is the other criterion of the optimization problem. There are a lot of research works focusing on improving power consumption in real-time distributed systems. The research work [37] shows a survey of different methods on energy-aware scheduling for real-time systems. The studies in the survey can be categorized into two major groups: i) using Dynamic Voltage Scaling (DVS) (e.g., [38][39], and ii) using task consolidation to minimize the number of used computing and communication elements [40], which is the approach in our work.

In the context of automotive systems, there are few works considering the reliability of a distributed system subject to real-time requirements of the automotive applications [41][42]. There are also other works discussing the allocation of software components onto nodes of a distributed real-time systems that consider other types of constraints other than reliability, for example, i) [43] which considers computation, communication and memory resources, and ii) [15] which proposes a genetic algorithm for a multi-criteria allocation of software components onto heterogeneous nodes including CPUs, GPUs, and FPGAs. Our approach also considers a hetrogeneous platform, i.e., nodes with different power consumption, failure-rate, and processor speed. In this work, we consider only the processor time; however, it can easily be extended to take

into account different types of memory consumption that the software applications require.

#### VIII. CONCLUSION AND FUTURE WORK

Software to hardware allocation plays an important role in the development of distributed and safety-critical embedded systems. Effective software allocation ensures that high-level software requirements such as timing and reliability are satisfied, and design and hardware constraints are met after allocation. In fault-tolerant multirate systems, finding an optimal allocation of a distributed software application is challenging, mainly due to the complexity of cause-effect chains' timing analysis, as well as the calculation of software application reliability. The timing analysis is complex due to oversampling and undersampling effects, caused by the different sampling rates, and the complexity of the reliability calculation is caused by the interdependency of the computation nodes due to replicas. Consequently, the formulation of the problem, to find an optimal solution, becomes non-trivial.

In this work, we propose an ILP model of the software allocation problem for fault-tolerant multirate systems. The objective function of the optimization problem is minimization of power consumption with the aim of satisfying timing and reliability requirements, and meeting design and hardware constraints. The optimization problem involves linearization of the reliability model with piecewise functions, formulating the timing model using logical constraints, and limiting the number of replicas that can be used in the allocation. Furthermore, the allocation consider two cases of timing analysis: response time analysis and utilization bound.

Our approach is evaluated on synthetic automotive applications that are developed using the AUTOSAR standard, based on a real-world automotive benchmark. Although we consider automotive applications for the evaluation, the proposed approach is equally applicable to resource-constrained embedded systems, especially with timing, power and reliability requirements, in any other domain that are developed using the principles of model-based development and component-based software development. Our approach effectively applies to medium-sized automotive applications, but does not scale for complex applications. Considering similar system models, we plan to extend the current work with heuristic methods, e.g., genetic algorithms, simulated annealing, particle swarm optimization, etc.

Acknowledgement: This work is supported by the Swedish Governmental Agency for Innovation Systems (Vinnova) through the VeriSpec project, and the Swedish Knowledge Foundation (KKS) through the projects HERO and DPAC.

#### REFERENCES

- [1] W. Wolf, "A Decade of Hardware/ Software Codesign," *Computer*, vol. 36, no. 4, pp. 38–43, 4 2003.
- [2] A. Sangiovanni-Vincentelli, L. Carloni, F. De Bernardinis, and M. Sgroi, "Benefits and Challenges for Platform-based Design," in *Proceedings of the 41st annual conference on Design automation - DAC '04*. New York, USA: ACM Press, 2004, p. 409.
- [3] B. Kienhuis, E. F. Deprettere, P. van der Wolf, and K. Vissers, "A Methodology to Design Programmable Embedded Systems," in *Embedded Processor Design Challenges: Systems, Architectures, Modeling, and Simulation SAMOS*. Berlin, Heidelberg: Springer Berlin Heidelberg, 2002, pp. 18–37.
   [4] D. Fernández-Baca, "Allocating Modules to Processors in a Distributed
- [4] D. Fernández-Baca, "Allocating Modules to Processors in a Distributed System," *IEEE Transactions on Software Engineering*, vol. 15, no. 11, pp. 1427–1436, 11 1989.
- [5] S. E. Saidi, S. Cotard, K. Chaaban, and K. Marteil, "An ILP Approach for Mapping AUTOSAR Runnables on Multi-core Architectures," in Proceedings of the 2015 Workshop on Rapid Simulation and Performance Evaluation Methods and Tools - RAPIDO '15. New York, USA: ACM Press, 2015, pp. 1–8.
- [6] H. R. faragardi, B. Lisper, K. Sandström, and T. Nolte, "A Resource Efficient Framework to Run Automotive Embedded Software on Multicore ECUs," *Journal of Systems and Software*, vol. 139, pp. 64–83, 2018.
- [7] A. Bucaioni, L. Addazi, A. Cicchetti, F. Ciccozzi, R. Eramo, S. Mubeen, and M. Sjodin, "MoVES: A Model-driven Methodology for Vehicular Embedded Systems," *IEEE Access*, vol. 6, pp. 6424–6445, 2018.
- [8] H. Bradley, Applied Mathematical Programming. Addison-Wesley, 1977.
- [9] E. Wozniak, A. Mehiaoui, C. Mraidha, S. Tucci-Piergiovanni, and S. Gerard, "An Optimization Approach for the Synthesis of AUTOSAR Architectures," in *IEEE International Conference on Emerging Tech*nologies and Factory Automation, ETFA, 2013.
- [10] J. Fernandez, C. Galindo, and I. García, System Engineering and Automation An Interactive Educational Approach, 2014.
- [11] H. Kopetz, A. Damm, C. Koza, M. Mulazzani, W. Schwabl, C. Senft, and R. Zainlinger, "Distributed Fault-tolerant Real-Time Systems: the Mars Approach," *IEEE Micro*, vol. 9, no. 1, pp. 25–40, 2 1989.
  [12] L. Vinet and A. Zhedanov, "A "Missing" Family of Classical
- [12] L. Vinet and A. Zhedanov, "A "Missing" Family of Classical Orthogonal Polynomials," *Computers as Components*, p. 528, 11 2010. [Online]. Available: http://arxiv.org/abs/1011.1669http://dx.doi.org/10. 1088/1751-8113/44/8/085201
- [13] S. Mubeen, J. Mäki-Turja, and M. Sjödin, "Support for End-to-end Response-time and Delay Analysis in the Industrial Tool Suite: Issues, Experiences and A Case Study," Computer Science and Information Systems, vol. 10, no. 1, pp. 453–482, 2013.
- [14] S. Kramer, D. Ziegenbein, and A. Hamann, "Real World Automotive Benchmarks for Free," in 6th International Workshop on Analysis Tools and Methodologies for Embedded and Real-time Systems (WATERS), 2015
- [15] I. Švogor, I. Crnkovic, and N. Vrcek, "An Extended Model for Multi-Criteria Software Component Allocation on a Heterogeneous Embedded Platform," *Journal of computing and information technology*, vol. 21, no. 4, pp. 211–222, 2014.
- no. 4, pp. 211–222, 2014.

  [16] N. Naumann, "AUTOSAR Runtime Environment and Virtual Function Bus," *Hasso-Plattner-Institut, Tech. Rep.*
- [17] AUTOSAR, "Specification of Timing Extensions," AUTOSAR, Tech. Rep., 2017. [Online]. Available: https://www.autosar.org/fileadmin/user\_upload/standards/classic/4-3/AUTOSAR\_TPS\_TimingExtensions.pdf
- [18] S. d. C. Kung-Kiu Lau, What are Software Components? World Scientific Publishing Company (June 29, 2017), 2017. [Online]. Available: https://www.worldscientific.com/doi/abs/10.1142/9789813221888\_0002
- [19] I. Črnkovic, M. Larsson, and I. Ebrary, "Building Reliable Component-based Software Systems," pp. xxxvii, 413 p., 2002.
  [20] D. Schreiner and K. M. Göschka, "A Component Model for the AU-
- [20] D. Schreiner and K. M. Göschka, "A Component Model for the AU-TOSAR Virtual Function Bus," in *Proceedings - International Computer Software and Applications Conference*, vol. 2, 2007, pp. 635–641.
- [21] AUTOSAR, "Specification of RTE Software," AUTOSAR, Tech. Rep., 2017. [Online]. Available: https://www.autosar.org/fileadmin/ user\_upload/standards/classic/4-3/AUTOSAR\_SWS\_RTE.pdf
- [22] E. Dubrova, Fault-Tolerant Design. New York, NY: Springer New York, 2013. [Online]. Available: http://link.springer.com/10.1007/ 978-1-4614-2113-9

- [23] F. Najm, "A Survey of Power Estimation Techniques in VLSI Circuits," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 2, no. 4, pp. 446–455, 1994.
- [24] F. N. Najm, "Power Estimation Techniques for Integrated Circuits," in Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on, 1995, pp. 492–499.
- [25] G. Contreras and M. Martonosi, "Power Prediction for Intel XScale Processors using Performance Monitoring Unit Events," ISLPED '05. Proceedings of the 2005 International Symposium on Low Power Electronics and Design, 2005., pp. 221–226, 2005.
- [26] X. Fan, W.-D. Weber, and L. A. Barroso, "Power Provisioning for a Warehouse-sized Computer," ACM SIGARCH Computer Architecture News, vol. 35, no. 2, p. 13, 2007.
- [27] M. R. Guthaus, J. S. Ringenberg, D. Ernst, T. M. Austin, T. Mudge, and R. B. Brown, "MiBench: A Free, Commercially Representative Embedded Bbenchmark Suite," in 2001 IEEE International Workshop on Workload Characterization, WWC 2001, 2001, pp. 3–14.
- 28] EMBC, "AutoBench 2.0 Performance Suite for Multicore Automotive Processors," p. 1, 2018.
- [29] A. Goel, "Software Reliability Models: Assumptions, Limitations, and Applicability," *IEEE Transactions on Software Engineering*, vol. SE-11, no. 12, pp. 1411–1423, 12 1985.
- [30] C. Lucet and J.-F. Manouvrier, "Exact Methods to Compute Network Reliability," in *Statistical and Probabilistic Models in Reliability*. Boston, MA: Birkhäuser Boston, 1999, pp. 279–294.
- MA: Birkhäuser Boston, 1999, pp. 279–294.
  [31] S. M. Shatz, J.-P. Wang, and M. Goto, "Task Allocation for Maximizing Reliability of Distributed Computer Systems," *IEEE Transactions on Computers*, vol. 41, no. 9, pp. 1156–1168, 1992.
- [32] S. Kartik and C. S. R. Murthy, "Task Allocation Algorithms for Maximizing Reliability of Distributed Computing Systems," *IEEE Transactions on computers*, vol. 46, no. 6, pp. 719–724, 1997.
   [33] P.-Y. Yin, S.-S. Yu, P.-P. Wang, and Y.-T. Wang, "Task Allocation for
- [33] P.-Y. Yin, S.-S. Yu, P.-P. Wang, and Y.-T. Wang, "Task Allocation for Maximizing Reliability of a Distributed System using Hybrid Particle Swarm Optimization," *Journal of Systems and Software*, vol. 80, no. 5, pp. 724–735, 2007.
- [34] L. Zhang, K. Li, Y. Xu, J. Mei, F. Zhang, and K. Li, "Maximizing Reliability with Energy Conservation for Parallel Task Scheduling in a Heterogeneous Cluster," *Information Sciences*, vol. 319, pp. 113–131, 2015
- [35] H. R. Faragardi, R. Shojaee, M. A. Keshtkar, and H. Tabani, "Optimal Task Allocation for Maximizing Reliability in Distributed Real-time Systems," in Computer and Information Science (ICIS), 2013 IEEE/ACIS 12th International Conference On. IEEE, 2013, pp. 513–519.
   [36] I. Assayad, A. Girault, and H. Kalla, "A Bi-criteria Scheduling Heuristic
- [36] I. Assayad, A. Girault, and H. Kalla, "A Bi-criteria Scheduling Heuristic for Distributed Embedded Systems under Reliability and Real-time Constraints," in *Dependable Systems and Networks*, 2004 International Conference on. IEEE, 2004, pp. 347–356.
- [37] M. Bambagini, M. Marinoni, H. Aydin, and G. Buttazzo, "Energy-aware Scheduling for Real-time Systems: A survey," ACM Transactions on Embedded Computing Systems (TECS), vol. 15, no. 1, p. 7, 2016.
- [38] V. Devadas and H. Aydin, "On the Interplay of Voltage/Frequency Scaling and Device Power Management for Frame-based Real-time Embedded Applications," *IEEE Transactions on Computers*, vol. 61, no. 1, pp. 31–44, 2012.
- [39] X. Wang, I. Khemaissia, M. Khalgui, Z. Li, O. Mosbahi, and M. Zhou, "Dynamic Low-power Reconfiguration of Real-time Systems with Periodic and Probabilistic Tasks," *IEEE Transactions on Automation Science and Engineering*, vol. 12, no. 1, pp. 258–271, 2015.
- [40] H. R. Faragardi, A. Rajabi, R. Shojaee, and T. Nolte, "Towards Energy-aware Resource Scheduling to Maximize Reliability in Cloud Computing Systems," in High Performance Computing and Communications & 2013 IEEE International Conference on Embedded and Ubiquitous Computing (HPCC\_EUC), 2013 IEEE 10th International Conference on. IEEE, 2013, pp. 1469–1479.
- [41] S. Islam, R. Lindstrom, and N. Suri, "Dependability Driven Integration of Mixed Criticality SW Components," in *Object and Component-Oriented Real-Time Distributed Computing*, 2006. ISORC 2006. Ninth IEEE International Symposium on. IEEE, 2006, pp. 11–pp.
- IEEE International Symposium on. IEEE, 2006, pp. 11-pp.
  [42] J. Kim, G. Bhatia, R. R. Rajkumar, and M. Jochim, "An Autosar-compliant Automotive Platform for Mmeeting Reliability and Timing Constraints," SAE Technical Paper, Tech. Rep., 2011.
  [43] S. Wang, J. R. Merrick, and K. G. Shin, "Component Allocation
- [43] S. Wang, J. R. Merrick, and K. G. Shin, "Component Allocation with Multiple Resource Constraints for Large Embedded Real-time Software Design," in *IEEE 10th Real-Time and Embedded Technology* and Applications Symposium, 2004. IEEE, 2004, pp. 219–226.